

# COM Express<sup>™</sup> conga-B7XI

Next Generation Intel<sup>®</sup> Xeon<sup>®</sup> D-1700 SoCs

User's Guide

Revision 0.01 (Preliminary)

# **Revision History**

| Revision | Date (yyyy-mm-dd) | Author | Changes             |
|----------|-------------------|--------|---------------------|
| 0.01     | 2022-12-16        | AEM    | Preliminary release |

### Preface

This user's guide provides information about the components, features, connectors and BIOS Setup menus available on the conga-B7XI. It is one of three documents that should be referred to when designing a COM Express<sup>™</sup> application. The other reference documents that should be used include the following:

COM Express<sup>™</sup> Design Guide COM Express<sup>™</sup> Specification

The links to these documents can be found on the congatec GmbH website at www.congatec.com

### Software Licenses

#### Notice Regarding Open Source Software

The congatec products contain Open Source software that has been released by programmers under specific licensing requirements such as the "General Public License" (GPL) Version 2 or 3, the "Lesser General Public License" (LGPL), the "ApacheLicense" or similar licenses.

You can find the specific details at https://www.congatec.com/en/licenses/. Search for the revision of the BIOS/UEFI or Board Controller Software (as shown in the POST screen or BIOS setup) to get the complete product related license information. To the extent that any accompanying material such as instruction manuals, handbooks etc. contain copyright notices, conditions of use or licensing requirements that contradict any applicable Open Source license, these conditions are inapplicable.

The use and distribution of any Open Source software contained in the product is exclusively governed by the respective Open Source license. The Open Source software is provided by its programmers without ANY WARRANTY, whether implied or expressed, of any fitness for a particular purpose, and the programmers DECLINE ALL LIABILITY for damages, direct or indirect, that result from the use of this software.

#### **OEM/ CGUTL BIOS**

BIOS/UEFI modified by customer via the congatec System Utility (CGUTL) is subject to the same license as the BIOS/UEFI it is based on. You can find the specific details at https://www.congatec.com/en/licenses/.

### Disclaimer

The information contained within this user's guide, including but not limited to any product specification, is subject to change without notice.

congatec GmbH provides no warranty with regard to this user's guide or any other information contained herein and hereby expressly disclaims any implied warranties of merchantability or fitness for any particular purpose with regard to any of the foregoing. congatec GmbH assumes no liability for any damages incurred directly or indirectly from any technical or typographical errors or omissions contained herein or for discrepancies between the product and the user's guide. In no event shall congatec GmbH be liable for any incidental, consequential, special, or exemplary damages, whether based on tort, contract or otherwise, arising out of or in connection with this user's guide or any other information contained herein or the use thereof.

## Intended Audience

This user's guide is intended for technically qualified personnel. It is not intended for general audiences.

## Lead-Free Designs (RoHS)

All congatec GmbH designs are completely RoHS compliant.

### **Electrostatic Sensitive Device**



All congatec GmbH products are electrostatic sensitive devices. They are enclosed in static shielding bags, and shipped enclosed in secondary packaging (protective packaging). The secondary packaging does not provide electrostatic protection.

Do not remove the device from the static shielding bag or handle it, except at an electrostatic-free workstation. Also, do not ship or store electronic devices near strong electrostatic, electromagnetic, magnetic, or radioactive fields unless the device is contained within its original packaging. Be aware that failure to comply with these guidelines will void the congatec GmbH Limited Warranty.

## **Symbols**

The following symbols are used in this user's guide:



Warnings indicate conditions that, if not observed, can cause personal injury.



Cautions warn the user about how to prevent damage to hardware or loss of data.



Notes call attention to important information that should be observed.

## **Copyright Notice**

Copyright © 2022 congatec GmbH. All rights reserved. All text, pictures and graphics are protected by copyrights. No copying is permitted without written permission from congatec GmbH.

congatec GmbH has made every attempt to ensure that the information in this document is accurate yet the information contained within is supplied "as-is".

### Trademarks

Product names, logos, brands, and other trademarks featured or referred to within this user's guide, or the congatec website, are the property of their respective trademark holders. These trademark holders are not affiliated with congatec GmbH, our products, or our website.

### Warranty

congatec GmbH makes no representation, warranty or guaranty, express or implied regarding the products except its standard form of limited warranty ("Limited Warranty") per the terms and conditions of the congatec entity, which the product is delivered from. These terms and conditions can be downloaded from www.congatec.com. congatec GmbH may in its sole discretion modify its Limited Warranty at any time and from time to time.

The products may include software. Use of the software is subject to the terms and conditions set out in the respective owner's license agreements, which are available at www.congatec.com and/or upon request.

Beginning on the date of shipment to its direct customer and continuing for the published warranty period, congatec GmbH represents that the products are new and warrants that each product failing to function properly under normal use, due to a defect in materials or workmanship or due to non conformance to the agreed upon specifications, will be repaired or exchanged, at congatec's option and expense.

Customer will obtain a Return Material Authorization ("RMA") number from congatec GmbH prior to returning the non conforming product freight prepaid. congatec GmbH will pay for transporting the repaired or exchanged product to the customer.

Repaired, replaced or exchanged product will be warranted for the repair warranty period in effect as of the date the repaired, exchanged or replaced product is shipped by congatec, or the remainder of the original warranty, whichever is longer. This Limited Warranty extends to congatec's direct customer only and is not assignable or transferable.

Except as set forth in writing in the Limited Warranty, congatec makes no performance representations, warranties, or guarantees, either express or implied, oral or written, with respect to the products, including without limitation any implied warranty (a) of merchantability, (b) of fitness for a particular purpose, or (c) arising from course of performance, course of dealing, or usage of trade.

congatec GmbH shall in no event be liable to the end user for collateral or consequential damages of any kind. congatec shall not otherwise be liable for loss, damage or expense directly or indirectly arising from the use of the product or from any other cause. The sole and exclusive remedy against congatec, whether a claim sound in contract, warranty, tort or any other legal theory, shall be repair or replacement of the product only.

### Certification

congatec GmbH is certified to DIN EN ISO 9001 standard.



## **Technical Support**

congatec GmbH technicians and engineers are committed to providing the best possible technical support for our customers so that our products can be easily used and implemented. We request that you first visit our website at www.congatec.com for the latest documentation, utilities and drivers, which have been made available to assist you. If you still require assistance after visiting our website then contact our technical support department by email at support@congatec.com

## Terminology

| Term   | Description                               |
|--------|-------------------------------------------|
| CEI    | Common Electrical Interface               |
| GB     | Gigabyte                                  |
| GHz    | Gigahertz                                 |
| kВ     | Kilobyte                                  |
| MB     | Megabyte                                  |
| Mbit   | Megabit                                   |
| Gbps   | Gigabit per second                        |
| Mbps   | Megabit per second                        |
| MTps   | Megatransfer per second                   |
| kHz    | Kilohertz                                 |
| MHz    | Megahertz                                 |
| TDP    | Thermal Design Power                      |
| PCle   | PCI Express                               |
| SATA   | Serial ATA                                |
| PEG    | PCI Express Graphics                      |
| PCH    | Platform Controller Hub                   |
| SM     | System Management                         |
| SFI    | SerDes Frame Interface                    |
| SFP+   | Enhanced Small Form-factor Pluggable      |
| SoDIMM | Small Outline Dual In-line Memory Modules |
| BMC    | Baseboard Management Controller           |
| N.C    | Not connected                             |
| N.A    | Not available                             |
| TBD    | To be determined                          |

# Contents

| Introduction11                                                                                                                                                                                                                                                                                                                                                                           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COM Express™ Concept.11Options Information.12COM Express Compliancy                                                                                                                                                                                                                                                                                                                      |
| Block Diagram                                                                                                                                                                                                                                                                                                                                                                            |
| Cooling Solutions21                                                                                                                                                                                                                                                                                                                                                                      |
| CSA Dimensions22CSP Dimensions23HSP Dimensions24HPA Dimensions25                                                                                                                                                                                                                                                                                                                         |
| Connector Rows                                                                                                                                                                                                                                                                                                                                                                           |
| PCIe 3.0 (PCH)       27         PCIe 3.0/4.0 (CPU)       27         PCI Express Routing/Configuration       28         SATA       29         USB       29         2.5 Gigabit Ethernet       30         10 Gigabit Ethernet       30         Possible Ethernet Configurations       31         LPC Bus       32         I²C Bus       32         SPI Bus       33         SMBus       33 |
|                                                                                                                                                                                                                                                                                                                                                                                          |

| 4.12<br>4.13<br>4.14<br>4.15                                                                                                     | General Purpose Serial Interface                                                                                                                                                                                                                                                 | 34<br>34                                                                                                                                                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5                                                                                                                                | Additional Features                                                                                                                                                                                                                                                              | 37                                                                                                                                                                                                                                 |
| 5.1<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.1.5<br>5.1.6<br>5.2<br>5.2.1<br>5.2.2<br>5.2.3<br>5.2.4<br>5.3<br>5.4<br>5.5<br>5.6 | congatec Board Controller (cBC)3Board Information3General Purpose Input/Output3Watchdog3I²C Bus3Power Loss Control3Fan Control3OEM BIOS Customization3OEM Default Settings3OEM POST Logo3OEM DXE Driver3congatec Battery Management Interface3API Support (CGOS)4Suspend to Ram4 | <ul> <li>37</li> <li>37</li> <li>37</li> <li>38</li> <li>38</li> <li>38</li> <li>38</li> <li>38</li> <li>39</li> <li>39</li> <li>39</li> <li>39</li> <li>39</li> <li>39</li> <li>39</li> <li>39</li> <li>40</li> <li>40</li> </ul> |
| 6                                                                                                                                | conga Tech Notes                                                                                                                                                                                                                                                                 | 11                                                                                                                                                                                                                                 |
| 6.1<br>6.1.1                                                                                                                     | Intel <sup>®</sup> Ice Lake D-LCC Technologies                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                    |
| 6.1.2<br>6.1.2.1<br>6.1.2.2<br>6.1.3<br>6.2<br>6.3<br>7                                                                          | Processor Performance Control                                                                                                                                                                                                                                                    | 13<br>13<br>14<br>14<br>15                                                                                                                                                                                                         |
|                                                                                                                                  | - ,                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                    |



| 7.1<br>7.2                     | Connectors Signal Descriptions   |          |
|--------------------------------|----------------------------------|----------|
| 8                              | COM 3.1 (BOM Option)             | 65       |
| 8.1<br>8.2<br>8.3              | Possible Ethernet Configurations | 66       |
| 9                              | System Resources                 | 71       |
| 10                             | Additional BIOS Information      | 72       |
| 10.1<br>10.2<br>10.2.1<br>10.3 | BIOS Versions                    | 72<br>73 |

# List of Tables

| Table 1      | COM Express™ 3.0 Pinout Types                          | 11 |
|--------------|--------------------------------------------------------|----|
| Table 2      | conga-B7XI Commercial Variants                         |    |
| Table 3      | conga-B7XI Industrial Variants                         | 13 |
| Table 4      | Feature Summary                                        | 14 |
| Table 5      | Measurement Description                                |    |
| Table 6      | Power Consumption Values                               |    |
| Table 7      | CMOS Battery Power Consumption                         |    |
| Table 8      | Cooling Solution Variants                              | 21 |
| Table 9      | Supported Interfaces on Rows A-B and C-D               |    |
| Table 10     | 2.5 Gb Ethernet LED Description                        | 30 |
| Table 11     | Supported Ethernet Configurations                      | 31 |
| Table 12     | Wake Events                                            | 44 |
| Table 13     | Terminology Descriptions                               | 46 |
| Table 14     | Connector A-B Pinout                                   |    |
| Table 15     | Connector C-D Pinout                                   |    |
| Table 16     | Gigabit Ethernet Signal Descriptions                   | 51 |
| Table 17     | NC-SI Signal Descriptions                              |    |
| Table 18     | 10 Gigabit Ethernet Signal Descriptions (COM Rev. 3.0) |    |
| Table 19     | SATA Signal Descriptions                               |    |
| Table 20     | PCI Express Signal Descriptions (general purpose)      |    |
| Table 21     | USB Signal Descriptions                                |    |
| Table 22     | LPC Signal Descriptions                                |    |
| Table 23     | SPI BIOS Flash Interface Signal Descriptions           | 58 |
| Table 24     | General Purpose Serial Interface Signal Descriptions   | 59 |
| Table 25     | I2C Signal Descriptions                                |    |
| Table 26     | Miscellaneous Signal Descriptions                      |    |
| Table 27     | Power and System Management Signal Descriptions        |    |
| Table 28     | Rapid Shutdown Signal Descriptions                     | 61 |
| Table 29     | Thermal Protection Signal Descriptions                 |    |
| Table 30     | SMBus Signal Description                               |    |
| Table 31     | General Purpose I/O Signal Descriptions                |    |
| Table 32     | Power and GND Signal Descriptions                      |    |
| Table 33     | Module Type Definition Signal Description              |    |
| Table 34     | Boot Strap Signal Descriptions                         |    |
| Table 35     | Supported Ethernet Configurations                      |    |
| Table 36     | Comparison Between COM Rev 3.0 and COM Rev 3.1         | 66 |
| $\mathbf{O}$ |                                                        |    |

| Table 37 | NBASE-T (Gigabit) Ethernet Signal Descriptions         | 68 |
|----------|--------------------------------------------------------|----|
| Table 38 | NC-SI Signal Descriptions                              | 69 |
|          | 10 Gigabit Ethernet Signal Descriptions (COM Rev. 3.1) |    |

# 1 Introduction

# 1.1 COM Express<sup>™</sup> Concept

COM Express<sup>™</sup> is an open industry standard defined specifically for COMs (computer on modules). Its creation makes it possible to smoothly transition from legacy interfaces to the newest technologies available today. COM Express<sup>™</sup> modules are available in following form factors:

- Mini 84 mm x 55 mm
- Compact 95 mm x 95 mm
- Basic 125 mm x 95 mm
- Extended 155 mm x110 mm

#### Table 1 COM Express<sup>™</sup> 3.0 Pinout Types

| Types   | Connector | PCle Lanes | PEG | SATA Ports | LAN ports             | USB 2.0/                 | Display Interfaces        |
|---------|-----------|------------|-----|------------|-----------------------|--------------------------|---------------------------|
|         | Rows      |            |     |            |                       | SuperSpeed USB           |                           |
| Туре 6  | A-B C-D   | Up to 24   | 1   | Up to 4    | 1                     | Up to 8 / 4 <sup>1</sup> | VGA,LVDS/eDP, PEG, 3x DDI |
| Type 7  | A-B C-D   | Up to 32   | -   | Up to 2    | 5 (1x 1 Gb, 4x 10 Gb) | Up to 4 / 4              |                           |
| Type 10 | A-B       | Up to 4    | -   | Up to 2    | 1                     | Up to 8 / 2 <sup>1</sup> | LVDS/eDP, 1xDDI           |

<sup>1.</sup> The SuperSpeed USB ports (USB 3.0) are not in addition to the USB 2.0 ports. Up to 4 of the USB 2.0 ports can support SuperSpeed USB.

The conga-B7XI modules use the Type 7 pinout definition and comply with COM Express 3.0 specification by default and COM Express 3.1 Specification with a customized module (BOM option). The conga-B7XI modules are equipped with two high performance connectors that ensure stable data throughput, and support high bandwidth networking.

The COM (computer on module) integrates all the core components of a common PC and is mounted onto an application specific carrier board. COM modules are legacy-free design (no Super I/O, PS/2 keyboard and mouse) and provide most of the functional requirements for any embedded PC application. These functions include, but are not limited to a rich complement of contemporary high bandwidth serial interfaces such as PCI Express, Serial ATA, USB 3.0/2.0, and 10 Gigabit Ethernet. The robust thermal and mechanical concept, combined with extended power-management capabilities, is perfectly suited for all applications.

Carrier board designers can use as little or as many of the I/O interfaces as deemed necessary. The carrier board can therefore provide all the interface connectors required to attach the system to the application specific peripherals. This versatility allows the designer to create a dense and optimized package, which results in a more reliable product while simplifying system integration.

Most importantly, COM Express<sup>™</sup> modules are scalable, which means once an application has been created there is the ability to diversify the product range through the use of different performance class or form factor size modules. Simply unplug one module and replace it with another; no redesign is necessary.

# 1.2 Options Information

The conga-B7XI is currently available in six variants (two commercial and four industrial). The table below shows the different configurations available.

| Part-No.                        |               | 050210                                                   | 050211                                                    |  |
|---------------------------------|---------------|----------------------------------------------------------|-----------------------------------------------------------|--|
| Processor                       |               | Intel® Xeon® D-1735TR<br>2.20 GHz 8 Cores                | Intel® Xeon® D-1712TR<br>2.0 GHz 4 Cores                  |  |
| Intel <sup>®</sup> Smart (      | Cache         | 15 MB                                                    | 10 MB                                                     |  |
| Max. Turbo F                    | requency      | 3.40 GHz                                                 | 3.10 GHz                                                  |  |
| Processor Gr                    | aphics        | N.A                                                      | N.A                                                       |  |
| DDR4 Memory<br>(ECC or Non-ECC) |               | 2933 MTps dual channel<br>(up to 128 GB) <sup>1</sup>    | 2400 MTps dual channel<br>(up to 128 GB) <sup>1</sup>     |  |
| Gigabit Ethernet                |               | 4x 10GBASE-KR/SFI/CEI <sup>2</sup><br>1x 2500BASE-T      | 4x 10GBASE-KR/SFI/CEI <sup>2</sup><br>1x 2500BASE-T       |  |
| PCIe Lanes                      | Gen 3/Gen 4   | 16 lanes <sup>3</sup>                                    | 16 lanes <sup>3</sup>                                     |  |
|                                 | Gen 3         | 16 lanes                                                 | 16 lanes                                                  |  |
| USB Ports                       |               | 4x USB 3.1 Gen 1                                         | 4x USB 3.1 Gen 1                                          |  |
| SATA (6 Gbps)                   |               | 2                                                        | 2                                                         |  |
| Processor TDP                   |               | 59 W                                                     | 40 W                                                      |  |
| Use Condition <sup>4</sup>      |               | Communications/Embedded/<br>Industrial/Server/Enterprise | Communications/Embedded/<br>Industrial /Server/Enterprise |  |
| Compatible (                    | Carrier Board | conga-X7EVAL Evaluation Carrier Board                    |                                                           |  |

#### Table 2 conga-B7XI Commercial Variants

#### >Note

- <sup>1.</sup> The conga-B7XI features three memory sockets and supports up to 96 GB memory by default. For 128 GB memory, you need a customized module wiith four memory socket and the height of the carrier board's connectors and standoffs must be 8 mm.
- <sup>2</sup> Default configuration is 10GBASE-KR (COM 3.0 variant). 10GBASE-SFI/CEI requires a customized conga-B7XI (COM 3.1 variant).
- <sup>3.</sup> PCIe Gen. 3 by default. For PCIe Gen. 4, you need a customized conga-B7XI.
- <sup>4.</sup> Intel SoC use conditions

| Part-No.                   |              | 050200                                         | 050201                                        | 050202                                         | 050220                                         |
|----------------------------|--------------|------------------------------------------------|-----------------------------------------------|------------------------------------------------|------------------------------------------------|
|                            |              |                                                |                                               |                                                | (4x DDR4 Sockets)                              |
| Processor                  |              | Intel <sup>®</sup> Xeon <sup>®</sup> D-1746TER | Intel <sup>®</sup> Xeon <sup>®</sup> D-1732TE | Intel <sup>®</sup> Xeon <sup>®</sup> D-1715TER | Intel <sup>®</sup> Xeon <sup>®</sup> D-1746TER |
|                            |              | 2.0 GHz 10 Cores                               | 1.9 GHz 8 Cores                               | 2.4 GHz 4 Cores                                | 2.2 GHz 10 Cores                               |
| Intel <sup>®</sup> Smart C | Cache        | 15 MB                                          | 15 MB                                         | 10 MB                                          | 15 MB                                          |
| Max. Turbo Fi              | requency     | 3.10 GHz                                       | 3.0 GHz                                       | 3.5 GHz                                        | 3.10 GHz                                       |
| Processor Gra              | aphics       | N.A                                            | N.A                                           | N.A                                            | N.A                                            |
| DDR4 Memor                 | У            | 2666 MTps dual channel                         | 2666 MTps dual channel                        | 2666 MTps dual channel                         | 2666 MTps dual channel (up                     |
| (ECC or Non-               | ECC)         | (up to 128 GB) <sup>1</sup>                    | (up to 128 GB) <sup>1</sup>                   | (up to 128 GB) <sup>1</sup>                    | to 128 GB) <sup>1</sup>                        |
| Gigabit Ethernet           |              | 4x 10GBASE-KR/SFI/CEI <sup>2</sup>             | 4x 10GBASE-KR/SFI/CEI <sup>2</sup>            | 4x 10GBASE-KR/SFI/CEI <sup>2</sup>             | 4x 10GBASE-KR/SFI/CEI <sup>2</sup>             |
|                            |              | 1x 2500BASE-T                                  | 1x 2500BASE-T                                 | 1x 2500BASE-T                                  | 1x 2500BASE-T                                  |
| PCIe Lanes                 | Gen 3/Gen 4  | 16 lanes <sup>3</sup>                          | 16 lanes <sup>3</sup>                         | 16 lanes <sup>3</sup>                          | 16 lanes <sup>3</sup>                          |
|                            | Gen 3        | 16 lanes                                       | 16 lanes                                      | 16 lanes                                       | 16 lanes                                       |
| USB Ports                  |              | 4x USB 3.1 Gen 1                               | 4x USB 3.1 Gen 1                              | 4x USB 3.1 Gen 1                               | 4x USB 3.1 Gen 1                               |
| SATA (6 Gbps               | )            | 2                                              | 2                                             | 2                                              | 2                                              |
| Processor TDP              |              | 67 W                                           | 52 W                                          | 50 W                                           | 67 W                                           |
| Use Condition <sup>4</sup> |              | Communications/                                | Communications/                               | Communications/                                | Communications/                                |
|                            |              | Embedded/Industrial/                           | Embedded/Industrial/                          | Embedded/Industrial/                           | Embedded/Industrial/                           |
|                            |              | Server/Enterprise                              | Server/Enterprise                             | Server/Enterprise                              | Server/Enterprise                              |
| Compatible C               | arrier Board | conga-X7EVAL Evaluation                        | Carrier Board                                 |                                                |                                                |

#### Table 3conga-B7XI Industrial Variants

#### Note

- <sup>1.</sup> The conga-B7XI features three memory sockets and supports up to 96 GB memory by default. For 128 GB memory, you need a customized module wiith four memory socket and the height of the carrier board's connectors and standoffs must be 8 mm.
- <sup>2.</sup> Default configuration is 10GBASE-KR (COM 3.0 variant). 10GBASE-SFI/CEI requires a customized conga-B7XI.
- <sup>3.</sup> PCIe Gen. 3 by default. For PCIe Gen. 4, you need a customized conga-B7XI.
- <sup>4.</sup> Intel SoC use conditions

# 1.3 COM Express Compliancy

The conga-B7XI complies with COM Express Specification 3.0 by default. For COM Express 3.1 compliancy, you need a customized conga-B7XI module (BOM option). For more information about the COM Express Specification 3.1 signals the conga-B7XI supports, see section 8 "COM 3.1 (BOM Option)".

# 1.4 Feature List

#### Table 4Feature Summary

| Form Factor                  | Based on COM Express™ standard pinout Type 7, revision 3.0 ¹ (Basic size 125 x 95 mm)                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                   |  |  |  |  |  |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|--|--|--|
| Processor                    | Intel® Xeon processor D-1700                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                   |  |  |  |  |  |
| Memory <sup>1</sup>          | <ul> <li>Up to four memory sockets <sup>2,3</sup> (two on the top side and up to two on the bottom side). Supports:</li> <li>DDR4 ECC and non-ECC SODIMM modules</li> <li>dual channel (channel 0, DIMM 0 (top side, lower slot), channel 0, DIMM 1 (bottom side, lower slot), channel 1, DIMM 0 (top side, upper slot) and channel 1, DIMM 1 via assembly option (bottom side, upper slot))</li> <li>data rates up to 2666 MTps</li> <li>up to 128 GB capacity (up to 4 x 32 GB each)<sup>2</sup></li> </ul> |                                                                                   |  |  |  |  |  |
| congatec Board<br>Controller | Multi-stage watchdog, non-volatile user data storage, manufacturing and bo<br>bus, Power loss control                                                                                                                                                                                                                                                                                                                                                                                                         | pard information, board statistics, hardware monitoring, fan control, I2C         |  |  |  |  |  |
| Chipset                      | Integrated in the SoC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                   |  |  |  |  |  |
| Ethernet                     | Gigabit Ethernet. Supports:<br>- 4x 10GBASE-KR/SFI/CEI <sup>4</sup><br>- 1x 2500GBASE-T                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                   |  |  |  |  |  |
| Audio                        | N.A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                   |  |  |  |  |  |
| Graphics                     | N.A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                   |  |  |  |  |  |
| Peripheral<br>Interfaces     | 2x SATA® 6 Gbps<br>16x PCI Express® Gen. 3 lanes                                                                                                                                                                                                                                                                                                                                                                                                                                                              | .PC (no DMA)<br><sup>2</sup> C (fast mode, 400 KHz, multi-master)<br>SMBus<br>SPI |  |  |  |  |  |
| BIOS                         | AMI Aptio® V UEFI 2.x firmware;<br>64 MB SPI with congatec Embedded BIOS features                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                   |  |  |  |  |  |
| <b>Onboard Storage</b>       | e N.A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                   |  |  |  |  |  |
| Power<br>Management          | Supports:<br>- ACPI 5.0a compliant with battery support.<br>- Hardware power management<br>- System Sleep State Control<br>- Wake events from the Intel Management Engine                                                                                                                                                                                                                                                                                                                                     |                                                                                   |  |  |  |  |  |
| Security                     | Discrete Trusted Platform Module (Infineon SLM9670_AQ2.0); new AES Instr                                                                                                                                                                                                                                                                                                                                                                                                                                      | uctions for faster and better encryption.                                         |  |  |  |  |  |

#### • Note

congatec

- <sup>1.</sup> For COM Express 3.1 compliant module, you need a customized conga-B7XI (BOM option)
- <sup>2.</sup> The conga-B7XI features three memory sockets and supports up to 96 GB memory by default. For 128 GB memory, you need a customized module wiith four memory socket and the height of the carrier board's connectors and standoffs must be 8 mm.

- <sup>3.</sup> See section 6.3 "Memory Population Rules".
- <sup>4.</sup> 10GBASE-KR by default (COM 3.0 variant). 10GBASE-SFI/CEI requires a customized conga-B7XI (COM 3.1 variant)
- <sup>5.</sup> PCIe Gen 3 by default. For PCIe Gen. 4, you need a customized conga-B7XI.



The conga-B7XI will not boot if the top, upper slot is not populated in a dual memory configuration. See section 6.3 "Memory Population Rules" for more information.

# 1.5 Supported Operating Systems

The conga-B7XI supports the following operating systems.

- Microsoft<sup>®</sup> Windows<sup>®</sup> 10
- Microsoft<sup>®</sup> Windows<sup>®</sup> 10 IoT Enterprise
- Linux
- Yocto Project
- Real Time Systems Hypervisior
- **⇒**Note

For better system performance, use only 64-bit Operating Systems.

# 1.6 Mechanical Dimensions

- Length of 125 mm
- Width of 95 mm

The overall height (module, heatspreader and stack) is shown below:



# 1.7 Supply Voltage Standard Power

• 12 V DC ± 5 %

## 1.7.1 Electrical Characteristics

Power supply pins on the module's connectors limit the amount of input power. The following table provides an overview of the limitations for pinout Type 7 (dual connector, 440 pins).

| Power Rail | Module Pin         | Nominal | Input       | Derated       | Max. Input Ripple | Max. Module Input        | Assumed    | Max. Load |
|------------|--------------------|---------|-------------|---------------|-------------------|--------------------------|------------|-----------|
|            | Current Capability | Input   | Range       | Input (Volts) | (10Hz to 20MHz)   | Power (w. derated input) | Conversion | Power     |
|            | (Ampere)           | (Volts) | (Volts)     |               | (mV)              | (Watts)                  | Efficiency | (Watts)   |
| VCC_12V    | 12                 | 12      | 11.4 - 12.6 | 11.4          | +/- 100           | 137                      | 85%        | 116       |
| VCC_5V-SBY | 2                  | 5       | 4.75 - 5.25 | 4.75          | +/- 50            | 9                        |            |           |
| VCC_RTC    | 0.5                | 3       | 2.5 - 3.3   |               | +/- 20            |                          |            |           |

## 1.7.2 Rise Time

The input voltages shall rise from 10 percent of nominal to 90 percent of nominal at a minimum slope of 250 V/s. The smooth turn-on requires that during the 10 percent to 90 percent portion of the rise time, the slope of the turn-on waveform must be positive.

# 1.8 Power Consumption

The power consumption values were measured with the following setup:

- Input voltage +12 V
- conga-B7XI COM
- modified congatec carrier board
- conga-B7XI cooling solution
- Microsoft Windows 10 (64 bit)

### Note

The CPU was stressed to its maximum workload.

#### Table 5 Measurement Description

The power consumption values were recorded during the following system states:

| System State      | Description                                                                                                         | Comment                                                                                                                                 |
|-------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| S0: Minimum value | Lowest frequency mode (LFM) with minimum core voltage during desktop idle                                           |                                                                                                                                         |
| S0: Maximum value | Highest frequency mode (HFM/Turbo Boost).                                                                           | The CPU was stressed to its maximum frequency                                                                                           |
|                   | Highest current spike during the measurement of "S0: Maximum value". This state shows the peak value during runtime | Consider this value when designing the system's power supply to<br>ensure that sufficient power is supplied during worst case scenarios |
| S5                | COM is powered by VCC_5V_SBY                                                                                        |                                                                                                                                         |

#### Note

- 1. The fan and SATA drives were powered externally.
- 2. All other peripherals except the LCD monitor were disconnected before measurement.

#### Table 6Power Consumption Values

The table below provides additional information about the conga-B7XI power consumption. The values are recorded at various operating mode.

| Part                       | Memory   | H.W  | BIOS | OS (64 bit) |                                                |       | Current (A)       |         |         |          |     |     |  |
|----------------------------|----------|------|------|-------------|------------------------------------------------|-------|-------------------|---------|---------|----------|-----|-----|--|
| No.                        | Size     | Rev. | Rev. |             | Variant                                        | Cores | Freq. /Max. Turbo | S0: Min | S0: Max | S0: Peak | S3  | S5  |  |
| 050210                     | 3 x 4 GB | TBD  | TBD  | Windows 10  | Intel <sup>®</sup> Xeon <sup>®</sup> D-1735TR  | 8     | 2.2 / 3.4 GHz     | TBD     | TBD     | TBD      | TBD | TBD |  |
| 050211                     | 3 x 4 GB | TBD  | TBD  | Windows 10  | Intel <sup>®</sup> Xeon <sup>®</sup> D-1712TR  | 4     | 2.0 / 3.1 GHz     | TBD     | TBD     | TBD      | TBD | TBD |  |
| 050200                     | 3 x 4 GB | TBD  | TBD  | Windows 10  | Intel <sup>®</sup> Xeon <sup>®</sup> D-1746TER | 10    | 2.0 / 3.1 GHz     | TBD     | TBD     | TBD      | TBD | TBD |  |
| 050201                     | 3 x 4 GB | TBD  | TBD  | Windows 10  | Intel® Xeon® D-1732TE                          | 8     | 1.9 / 3.0 GHz     | TBD     | TBD     | TBD      | TBD | TBD |  |
| 050202<br>(4x DDR4 Socket) | 3 x 4 GB | TBD  | TBD  | Windows 10  | Intel <sup>®</sup> Xeon <sup>®</sup> D-1715TER | 4     | 2.4 / 3.5 GHz     | TBD     | TBD     | TBD      | TBD | TBD |  |
| 050220                     | 3 x 4 GB | TBD  | TBD  | Windows 10  | Intel <sup>®</sup> Xeon <sup>®</sup> D-1746TER | 10    | 2.0 / 3.1 GHz     | TBD     | TBD     | TBD      | TBD | TBD |  |

# 1.9 Supply Voltage Battery Power

#### Table 7 CMOS Battery Power Consumption

| RTC @ | Voltage | Current |
|-------|---------|---------|
| -10°C | 3V DC   | TBD µA  |
| 20°C  | 3V DC   | TBD µA  |
| 70°C  | 3V DC   | TBD µA  |

## Note

- 1. Do not use the CMOS battery power consumption values listed above to calculate CMOS battery lifetime.
- 2. Measure the CMOS battery power consumption of your application in worst case conditions (for example, during high temperature and high battery voltage).
- 3. Consider the self-discharge of the battery when calculating the lifetime of the CMOS battery. For more information, refer to application note AN9\_RTC\_Battery\_Lifetime.pdf on congatec GmbH website at www.congatec.com/support/application-notes.
- 4. We recommend to always have a CMOS battery present when operating the conga-TC570.

# 1.10 Environmental Specifications

| Temperature | Operation: 0° to 60°C   | Storage: -20° to 80°C (commercial variants) |
|-------------|-------------------------|---------------------------------------------|
| Temperature | Operation: -40° to 85°C | Storage: -40° to 85°C (industrial variants) |
| Humidity    | Operation: 10% to 90%   | Storage: 5% to 95%                          |



The above operating temperatures must be strictly adhered to at all times. When using a congatec heatspreader, the maximum operating temperature refers to any measurable spot on the heatspreader's surface.

Humidity specifications are for non-condensing conditions.

# 2 Block Diagram



1 3x DDR4 (96 GB) available by default. The fourth SO-DIMM slot (up to 128 GB) is by assembly option

- - - - Not available by default

# 3 Cooling Solutions

congatec GmbH offers the following cooling solutions for the conga-B7XI. The dimensions of the cooling solutions are shown in the sub-sections. All measurements are in millimeters.

#### Table 8Cooling Solution Variants

|   | Cooling Solution | Part No | Description                                                                                                                                   |  |  |  |  |  |  |  |
|---|------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 1 | CSA-HP           | 050250  | Active cooling solution with integrated heat pipes, 39.5 mm overall cooling height and integrated 12 V fan                                    |  |  |  |  |  |  |  |
| 3 | CSP-HP           | 050252  | Passive cooling solution with integrated heat pipes, 23.3 mm overall cooling height                                                           |  |  |  |  |  |  |  |
| 4 | HSP-B            | 050254  | Heatspreader with integrated heat pipes, 11 mm overal cooling height and 2.7 mm bore-hole standoffs                                           |  |  |  |  |  |  |  |
|   |                  | 050255  | Heatspreader with integrated heat pipes, 11 mm overal cooling height and M2.5 mm threaded standoffs                                           |  |  |  |  |  |  |  |
| 6 | НРА              | 050256  | Heatpipe adapter with metal bracket base, spring screws and accessory kit suitable for standard 8 mm heat pipes for optimal heat distribution |  |  |  |  |  |  |  |

#### Cooling Solution | Part No | Descripti

- 1. We recommend a maximum torque of 0.4 Nm for carrier board mounting screws and 0.5 Nm for module mounting screws.
- 2. The gap pad material used on congatec heatspreaders may contain silicon oil that can seep out over time depending on the environmental conditions it is subjected to. For more information about this subject, contact your local congatec sales representative and request the gap pad material manufacturer's specification.



Note

- 1. The congatec heatspreaders/cooling solutions are tested only within the commercial temperature range of 0° to 60°C. Therefore, if your application that features a congatec heatspreader/cooling solution operates outside this temperature range, ensure the correct operating temperature of the module is maintained at all times. This may require additional cooling components for your final application's thermal solution.
- 2. For adequate heat dissipation, use the mounting holes on the cooling solution to attach it to the module. Apply thread-locking fluid on the screws if the cooling solution is used in a high shock and/or vibration environment. To prevent the standoff from stripping or cross-threading, use non-threaded carrier board standoffs to mount threaded cooling solutions.
- 3. For applications that require vertically-mounted cooling solution, use only coolers that secure the thermal stacks with fixing post. Without the fixing post feature, the thermal stacks may move.
- 4. Do not exceed the recommended maximum torque. Doing so may damage the module or the carrier board, or both.

# 3.1 CSA Dimensions









# 3.2 CSP Dimensions







A (2:1)







# 3.3 HSP Dimensions



# 3.4 HPA Dimensions













# 4 Connector Rows

The conga-B7XI is connected to the carrier board via two 220-pin connectors (COM Express Type 7 pinout). These connectors are broken down into four rows. The primary connector consists of rows A - B while the secondary connector consists of rows C - D.

The following subsystems can be found on the primary (A - B) and secondary (C - D) connector rows.

| Interfaces                | Rows A-B      | Rows C-D |
|---------------------------|---------------|----------|
| SATA                      | 2             | -        |
| USB 2.0                   | 4             | -        |
| USB 3.1 Gen 1 SuperSpeed  | -             | 4        |
| NBASE-T                   | 2.5 Gbps      | -        |
| 10GBASE-KR/SFI/CEI        | -             | 4        |
| PCIe Gen 3                | 14 lanes      | 2 lanes  |
| PCIe Gen 3/4 <sup>1</sup> | -             | 16 lanes |
| UART                      | 2             | -        |
| Others                    | SPI, LPC, SMB | -        |

#### Table 9Supported Interfaces on Rows A-B and C-D



<sup>1.</sup> You need a customized conga-B7XI for PCIe Gen. 4 support.

# 4.1 PCle 3.0 (PCH)

The conga-B7XI offers up to 16 PCIe 3.0 lanes from the Intel PCH—up to 14 lanes on the A–B connector and up to two lanes on the C–D connector. The conga-B7XI supports the following PCIe features:

- up to 8 GT/s data rate
- a 1 x4, 2 x2 and 1 x8 link configuration by default
- a 2 x8 or 4 x4 or 8 x1 link configuration via the BIOS setup menu <sup>1</sup>
- maximum of eight root ports
- lane polarity inversion

## Note

<sup>1.</sup> For 8 x1 PCIe configuration in Bucket 1, you need a customized conga-B7XI.

# 4.2 PCIe 3.0/4.0 (CPU)

The conga-B7XI offers up to 16 PCIe 3.0/4.0 lanes from the Intel CPU. The lanes support PCIe 3.0 by default and PCIe 4.0 <sup>1</sup> lanes via a customized conga-B7XI. The conga-B7XI supports the following PCIe features:

- up to 16 GT/s data rate
- a 4 x4, 2 x4 + 1 x8, 1 x8 + 2 x4, 2 x8 or 1 x16 link configuration via the BIOS setup menu
- maximum of four root ports
- lane polarity inversion
- lane reversal

## Note

- <sup>1.</sup> PCIe Gen 3 by default. For PCIe Gen. 4, you need a customized conga-B7XI and COM Express 3.1 compliant carrier board.
- <sup>2.</sup> For COM Express 3.1 pin comparison, see section 8 "COM 3.1 (BOM Option)"

# 4.3 PCI Express Routing/Configuration

| S               |                                                    | PCle                              | 3.0 (D     | efault) |       |             |              |       | F                            | PCle  | 3.0       | (Defa                 | ult) | or P                         | Cle | 4.0      | by B            | MO                | Opti                         | on |          |
|-----------------|----------------------------------------------------|-----------------------------------|------------|---------|-------|-------------|--------------|-------|------------------------------|-------|-----------|-----------------------|------|------------------------------|-----|----------|-----------------|-------------------|------------------------------|----|----------|
| COM<br>Express  |                                                    | Bucket 1 (Gen 3) Bucket 2 (Gen 3) |            |         |       |             |              |       | Bucket 3 (Gen 4) Bucket 4 (G |       |           |                       |      |                              |     | 4 (Ge    | en 4)           |                   |                              |    |          |
| Ŭ İX            | 0 1                                                | 2 3                               | 4 5        | 6 7     | 8 9   | 10 11       | 12 13        | 14 15 | 16 17                        | 18    | 19        | 20 2                  | 1 22 | 2 23                         | 24  | 25       | 26 2            | 27 28             | 3 29                         | 30 | 31       |
|                 | Min                                                | imum Link W                       | Vidth = x1 |         | 1     | Minimum Lin | nk Width = x | 1     |                              | Minim | ium Li    | nk Width              | = x4 |                              |     | Mi       | nimum           | Link Wic          | dth = x4                     |    |          |
| ing             | x1                                                 | x1                                | x1         | x1      | x1    | x1          | x1           | x1    |                              |       |           | $\left \right\rangle$ |      |                              |     | $\times$ | $\setminus$     | $\langle \rangle$ |                              | X  | $\times$ |
| Grouping        | x2                                                 | x2                                | x2         | x2      | x2    | x2          | x2           | x2    |                              |       | $\langle$ | $\mathbf{i}$          |      | $\left\langle \right\rangle$ |     |          | $\left \right>$ |                   | $\left\langle \right\rangle$ |    |          |
| conga-B7X1      | х                                                  | (4                                | ×          | 4       | x4 x4 |             |              | x     | 4                            |       | х         | (4                    |      |                              | x4  |          |                 | x4                |                              |    |          |
| cong            | x8 x8                                              |                                   |            |         |       |             |              |       | x8 x8                        |       |           |                       |      |                              |     |          |                 |                   |                              |    |          |
| x1/x4 Root port |                                                    |                                   |            |         |       |             |              | x16   |                              |       |           |                       |      |                              |     |          |                 |                   |                              |    |          |
|                 | Not available if the corresponding x1 link is used |                                   |            |         |       |             |              |       |                              |       |           |                       |      |                              |     |          |                 |                   |                              |    |          |

Not available

## Note

The minimum width link for buckets 3 and 4 is x4 link. If you use a x1 or a x2 link in these buckets, the remaining lanes that make up the x4 link will not be available.

## 4.4 SATA

The conga-B7XI offers two SATA ports on the A-B connector. The SATA interfaces support:

- data transfer rates up to 6.0 Gb/s
- SATA Specification, rev 3.2
- AHCI mode using memory space
- independent DMA operation
- hot-plug detect

### Note

- 1. The interfaces do not support legacy mode using I/O space.
- 2. RAID is not supported

# 4.5 USB

The conga-B7XI offers four USB 2.0 ports on the A-B connector and four SuperSpeed signals on the C-D connector. You can combine each USB 2.0 port with corresponding USB SuperSpeed signals to create USB 3.1 Gen 1 port.

The xHCI host controller supports:

- USB 3.1 specification
- SuperSpeedPlus, SuperSpeed, High-Speed, Full-Speed and Low-Speed USB signaling
- data transfers up to 5 Gbps for USB 3.1 Gen 1 port

# 4.6 2.5 Gigabit Ethernet

The conga-B7XI offers a 2.5 Gigabit Ethernet interface via an onboard Intel® i226 controller. The interface supports:

- full-duplex operation at 10/100/1000/2500 Mbps <sup>1,2</sup>
- half-duplex operation at 10/100 Mbps <sup>1,2</sup>

The table below describes the LED operation.

#### Table 10 2.5 Gb Ethernet LED Description

| LED Left Side | LED Right Side   | Description                          |
|---------------|------------------|--------------------------------------|
| Off           | Off              | No link                              |
| Off           | Green (blinking) | 10 Mpbs or 100 Mbps link established |
| Green         | Green (blinking) | 1 Gbps link established              |
| Yellow        | Green (blinking) | 2.5 Gbps link established            |

# 4.7 10 Gigabit Ethernet

The conga-B7XI offers four 10 gigabit Ethernet interfaces The interface supports:

- 10GBASE-KR for backplane applications (default configuration) <sup>1</sup>
- 10G-SFI-DA, 10GBASE-SR/LR or 10G-SFI-ACC/AOC for SFP application <sup>2</sup>
- 10GBASE-T with Intel Coppervale X557-AT4
- NC-SI protocol

# Note

- <sup>1.</sup> The 10 GbE PHY must be implemented on the carrier board.
- <sup>2.</sup> For better signal integrity, we recommend to implement an external PHY or retimer on the carrier board (for example, the Intel Parkvale C827-AM/C827-IM for SFP application).

## Note

The Intel Ice Lake SoC on the conga-B7XI does not support the INPHY CS4227 PHY used on the conga-X7EVAL. If you use the conga-B7XI in combination with the conga-X7EVAL and you require 10 Gb SFI connection, use the congatec DFSI interposer card for native SFI connection. For more information, contact your sales representative.

# 4.7.1 Possible Ethernet Configurations

The table below lists the 10 gigabit Ethernet configurations the conga-B7XI supports.

#### Table 11 Supported Ethernet Configurations

| Intel HW<br>Config ID  | Medium                    | Interface     | Possible Link<br>Modes | Rate   | Carrier<br>Board | Comment                                                                                                              |  |  |  |
|------------------------|---------------------------|---------------|------------------------|--------|------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|
| CFG 1.0 <sup>3</sup>   | Native SFI                | 4x SFP+       | 10G-SFI-DA             | 10 Gb  | COM 3.0          | Available on request with customized conga-B7XI COM 3.0 variant. This option does not support CEI.                   |  |  |  |
|                        |                           |               | 10GBASE-SR/LR          | 1      |                  |                                                                                                                      |  |  |  |
|                        |                           |               | 10G-SFI-ACC/AOC        | 1      |                  | <b>Note:</b> <sup>1</sup> We do not recommend this configuration.                                                    |  |  |  |
|                        |                           |               | 1000BASE-SX/LX         | 1 Gb   |                  | <ul> <li>2 SFP+ RS and RX_LOS signals are not supported.</li> <li>3 Speed/link indicator is not supported</li> </ul> |  |  |  |
| CFG 2.0                | Parkvale C827-AM/XL827-AM | 4x SFP+       | 10G-SFI-DA             | 10 Gb  | COM 3.0          | Available on request with customized conga-B7XI COM                                                                  |  |  |  |
|                        |                           |               | 10GBASE-SR/LR          |        |                  | 3.0 variant.This option does not support CEI. Note:                                                                  |  |  |  |
|                        |                           |               | 10G-SFI-ACC/AOC        |        |                  | We do not recommend this configuration.                                                                              |  |  |  |
|                        |                           |               | 1000BASE-SX/LX         | 1 Gb   |                  | <ul> <li>2 SFP+ RS and RX_LOS signals are not supported.</li> <li>3 Speed/link indicator is not supported</li> </ul> |  |  |  |
| CFG 2.1                | Coppervale X557-AT4       | 4x 10GBASE-T  | 10GBASE-T              | 10 Gb  | COM 3.0          | Available on request with customized conga-B7XI CON                                                                  |  |  |  |
|                        |                           |               | 1000BASE-T             | 1 Gb   |                  | 3.0 variant. This option does not support CEI. Note:                                                                 |  |  |  |
|                        |                           |               | 100BASE-TX             | 100 Mb |                  | Speed/link indicator is not supported.                                                                               |  |  |  |
| CFG 2.2                | Coppervale X557-AT4       | 4x 1000BASE-T | 1000BASE-T             | 1 Gb   | COM 3.0          | Available on request with customized conga-B7XI COM                                                                  |  |  |  |
|                        |                           |               | 100BASE-TX             | 100 Mb |                  | 3.0 variant. This option does not support CEI.<br><b>Note:</b><br>Speed/link indicator is not supported.             |  |  |  |
| CFG 7.0 <sup>1,2</sup> | Parkvale C827-AM/XL827-AM | 4x SFP+       | 10G-SFI-DA             | 10 Gb  | COM 3.1          | Full CEI support.                                                                                                    |  |  |  |
|                        |                           |               | 10GBASE-SR/LR          | -      |                  | Note:                                                                                                                |  |  |  |
|                        |                           |               | 10G-SFI-ACC/AOC        | -      |                  | Requires customized conga-B7XI variant (COM 3.1),<br>BIOS update and corresponding NVM image.                        |  |  |  |
|                        |                           |               | 1000BASE-SX/LX         | 1 Gb   | -                |                                                                                                                      |  |  |  |
|                        | Coppervale X557-AT4       | 4x 10GBASE-T  | 10GBASE-T              | 10 Gb  |                  |                                                                                                                      |  |  |  |
|                        |                           |               | 1000BASE-T             | 1 Gb   | 1                |                                                                                                                      |  |  |  |
|                        |                           |               | 100BASE-TX             | 100 Mb |                  |                                                                                                                      |  |  |  |
|                        | Marwell 88E1543           | 4x 1000BASE-T | 1000BASE-T             | 1 Gb   | 1                |                                                                                                                      |  |  |  |
|                        |                           |               | 100BASE-TX             | 100 Mb |                  |                                                                                                                      |  |  |  |

| CFG 7.6 <sup>3, 4</sup> | Backplane  | 10GBASE-KR | 10GBASE-KR      | 10 Gb  | COM 3.0 |                                                                                    |  |  |
|-------------------------|------------|------------|-----------------|--------|---------|------------------------------------------------------------------------------------|--|--|
| (default)               |            |            | 2500BASE-X      | 2.5 Gb | and     |                                                                                    |  |  |
|                         |            |            | 1000BASE-KX     | 1 Gb   | COM 3.1 |                                                                                    |  |  |
| CFG 7.7 <sup>3</sup>    | Native SFI | 4x SFP+    | 10G-SFI-DA      | 10 Gb  | COM 3.1 | With I/O expander (leveraging the CEI concept without a PHY on the carrier board). |  |  |
|                         |            |            | 10GBASE-SR/LR   |        |         |                                                                                    |  |  |
|                         |            |            | 10G-SFI-ACC/AOC |        |         | <b>Note:</b><br>Requires customized conga-B7XI variant (COM 3.1),                  |  |  |
|                         |            |            | 1000BASE-SX/LX  | 1 Gb   |         | BIOS update and corresponding NVMe image.                                          |  |  |

#### Note

- <sup>1.</sup> The conga-B7XI COM 3.0 modules do not support CEI. For CEI support, you need a customized variant (BOM option). See section 8 "COM 3.1 (BOM Option)" for CEI-related pins and the pinout differences between COM 3.0 and COM 3.1 variants".
- <sup>2</sup> Appropriate NVM image must be used. For instructions on how to deploy 10 GbE LAN NVM and PHY NVM images, refer to congatec CTN 20180726 001 document in the restricted area of our website.
- <sup>3.</sup> The Intel Ice Lake SoC on the conga-B7XI does not support the INPHY CS4227 PHY featured on the conga-X7EVAL. If you use the conga-B7XI in combination with the conga-X7EVAL and you require 10 Gb SFI connection, use the congatec DFSI interposer card for native SFI connection. For more information, contact your sales representative.
- <sup>4.</sup> To change from the default configuration CFG 7.6 to CFG 7.0 or CFG 7.7, you need a customized conga-B7XI, BIOS update and a corresponding NVMe image. For more information, contact your sales representative.

# 4.8 LPC Bus

The conga-B7XI offers the LPC (Low Pin Count) bus through the integrated PCH. The congatec cBC is connected to the LPC bus.

## Note

The LPC bus does not support DMA devices.

## 4.9 I<sup>2</sup>C Bus

The I<sup>2</sup>C bus is implemented through the congatec Board Controller (cBC)and accessed with the congatec CGOS driver and API. The controller provides a fast-mode multi-master I<sup>2</sup>C bus that has the maximum I<sup>2</sup>C bandwidth.

## 4.10 SPI Bus

The conga-B7XI offers the SPI bus through the integrated PCH. The bus supports SPI-compatible flash devices. You can boot the conga-B7XI from the carrier board if you integrate an off-module flash device (BIOS) on the carrier board. This implementation is especially useful when evaluating a customized BIOS.

The conga-B7XI discrete SPI TPM (Infineon SLB9670\_VQ2.0) and the congatec BIOS flash are connected to the SPI interface.

Note

- 1. This SPI bus is for external BIOS flash only.
- 2. The SPI flash on both the module and carrier board must be from the same vendor and family.

## 4.11 SMBus

The conga-B7XI offers the SMbus for communicating and managing system devices such as thermal sensors, PCIe devices, RAM's serial presence detect.

The SMbus is implemented through the cBC and accessed with the congatec CGOS driver and API.

Note

Make sure the address space of the carrier board SM bus devices does not overlap with the address space of the module devices. For more information, see the COM Express Specification.

# 4.12 General Purpose Serial Interface

The conga-B7XI offers two UART interfaces via the Intel Ice Lake-D LCC SoC. These interfaces comply with UART 16550 and 16750 protocol. They support up to 115200 bps and can operate in low-speed, full-speed and high-speed modes.

Optionally, the UARTs can be connected to the congatec Board Controller.



Hardware handshake and flow control are not supported.

# 4.13 GPIOs

The conga-B7XI offers four General Purpose Outputs and four General Purpose Inputs on the A-B connector. The GPIOs are sourced from the congatec Board Controller.

## 4.14 Power Control

#### PWR\_OK

Power OK from main power supply or carrier board voltage regulator circuitry. A high value indicates that the power is good and the module can start its onboard power sequencing.

Carrier board hardware must drive this signal low until all power rails and clocks are stable. Releasing PWR\_OK too early or not driving it low at all can cause numerous boot up problems. It is a good design practice to delay the PWR\_OK signal a little (typically 100ms) after all carrier board power rails are up, to ensure a stable system.

A sample screenshot is shown below:



Note

congatec

The module is kept in reset as long as the PWR\_OK is driven by carrier board hardware.

Although the PWR\_OK input is not mandatory for the onboard power-up sequencing, it is strongly recommended that the carrier board hardware drives the signal low until it is safe to let the module boot-up.

Actively driving PWR\_OK high is compliant with the COM Express specification but this can cause back driving. Therefore, congatec recommends driving the PWR\_OK low to keep the module in reset and tri-state PWR\_OK when the carrier board hardware is ready to boot.

The three typical usage scenarios for a carrier board design are:

- Connect PWR\_OK to the "power good" signal of an ATX type power supply.
- Connect PWR\_OK to the last voltage regulator in the chain on the carrier board.
- Simply pull PWR\_OK with a 1k resistor to the carrier board 3.3V power rail.

With this solution, make sure that before the 3.3 V goes up, all carrier board hardware is fully powered and all clocks are stable.

The conga-B7XI supports the controlling of ATX-style power supplies. If you do not use an ATX power supply, do not connect the conga-B7XI pins SUS\_S3, 5V\_SB, and PWRBTN# on the conga-B7XI.

#### SUS\_S3#

The SUS\_S3# (pin A15 on the A-B connector) signal is an active-low output that can be used to turn on the main outputs of an ATX-style power supply. To accomplish this, the signal must be inverted with an inverter/transistor that is supplied by standby voltage and is located on the carrier board.

#### PWRBTN#

When using ATX-style power supplies PWRBTN# (pin B12 on the A-B connector) is used to connect to a momentary-contact, active-low debounced push-button input while the other terminal on the push-button must be connected to ground. This signal is internally pulled up to 3V\_SB using a 10k resistor. When PWRBTN# is asserted it indicates that an operator wants to turn the power on or off. The response to this signal from the system may vary as a result of modifications made in BIOS settings or by system software.

## Standard 12V Power Supply Implementation Guidelines

The 12 V input power is the sole operational power source for the conga-B7XI. Other required voltages are generated internally on the module using onboard voltage regulators.

## Note

When designing a power supply for a conga-B7XI application, be aware that the system may malfunction when a 12V power supply that produces non-monotonic voltage is used to power the system up. Though this problem is rare, it has been observed in some mobile power supply applications.

The cause of this problem is that some internal circuits on the module (e.g. clock-generator chips) generate their own reset signals when the supply voltage exceeds a certain voltage threshold. A voltage dip after passing this threshold may lead to these circuits becoming confused, thereby resulting in a malfunction.

To ensure this problem does not occur, observe the power supply rise waveform through an oscilloscope, during the power supply qualication phase. This will help to determine if the rise is indeed monotonic and does not have any dips. For more information, see the "Power Supply Design Guide for Desktop Platform Form Factors" document at www.intel.com.

## 4.15 Power Management

ACPI

The conga-B7XI supports Advanced Configuration and Power Interface (ACPI) specification, revision 5.0a. For more information, see section 6.2 "ACPI Suspend Modes and Resume Events".

# 5 Additional Features

# 5.1 congatec Board Controller (cBC)

The conga-B7XI is equipped with Texas Instruments microcontroller. This onboard microcontroller plays an important role for most of the congatec embedded/industrial PC features. It fully isolates some of the embedded features such as system monitoring or the I<sup>2</sup>C bus from the x86 core architecture, which results in higher embedded feature performance and more reliability, even when the x86 processor is in a low power mode. It also ensures that the congatec embedded feature set is fully compatible amongst all congatec modules.

#### 5.1.1 Board Information

The cBC provides a rich data-set of manufacturing and board information such as serial number, EAN number, hardware and firmware revisions, and so on. It also keeps track of dynamically changing data like runtime meter and boot counter.

### 5.1.2 General Purpose Input/Output

The conga-B7XI offers general purpose inputs and outputs for custom system design. These GPIOs are controlled by the cBC.

### 5.1.3 Watchdog

The conga-B7XI is equipped with a multi stage watchdog solution that is triggered by software. For more information about the Watchdog feature, see the application note AN3\_Watchdog.pdf on the congatec GmbH website at www.congatec.com.

### • Note

The conga-B7XI module does not support watchdog NMI mode.

### 5.1.4 I<sup>2</sup>C Bus

The conga-B7XI supports I<sup>2</sup>C bus. Thanks to the I<sup>2</sup>C host controller in the cBC, the I<sup>2</sup>C bus is multi-master capable and runs at fast mode.

### 5.1.5 Power Loss Control

The cBC has full control of the power-up of the module and therefore can be used to specify the behavior of the system after an AC power loss condition. Supported modes are "Always On", "Remain Off" and "Last State".

## 5.1.6 Fan Control

The conga-B7XI has additional signals and functions to further improve system management. One of these signals is FAN\_PWMOUT, an output signal that allows system fan control using a PWM (Pulse Width Modulation) output. The other signal is the FAN\_TACHOIN, an input signal that provides the ability to monitor the system's fan RPMs (revolutions per minute). This signal must receive two pulses per revolution in order to produce an accurate reading. For this reason, a two pulse per revolution fan or similar hardware solution is recommended.

Note

- 1. A four wire fan must be used to generate the correct speed readout.
- 2. For the correct fan control (FAN\_PWMOUT, FAN\_TACHIN) implementation, see the COM Express Design Guide.

# 5.2 OEM BIOS Customization

The conga-B7XI is equipped with congatec Embedded BIOS, which is based on American Megatrends Inc. Aptio UEFI firmware. The congatec Embedded BIOS allows system designers to modify the BIOS. For more information about customizing the congatec Embedded BIOS, refer to the congatec System Utility user's guide CGUTLm1x.pdf on the congatec website at www.congatec.com or contact technical support.

The customization features supported are described below.

## 5.2.1 OEM Default Settings

This feature allows system designers to create and store their own BIOS default configuration. Customized BIOS development by congatec for OEM default settings is no longer necessary because customers can perform this configuration by themselves using the congatec system utility CGUTIL. See congatec application note AN8\_Create\_OEM\_Default\_Map.pdf on the congatec website for details on how to add OEM default settings to the congatec Embedded BIOS.

### 5.2.2 OEM Boot Logo

This feature allows system designers to replace the standard text output displayed during POST with their own BIOS boot logo. Customized BIOS development by congatec for OEM Boot Logo is no longer necessary because customers can easily perform this configuration by themselves using the congatec system utility CGUTIL. See congatec application note AN11\_Create\_And\_Add\_Bootlogo.pdf on the congatec website for details on how to add OEM boot logo to the congatec Embedded BIOS.

## 5.2.3 OEM POST Logo

This feature allows system designers to replace the congatec POST logo displayed in the upper left corner of the screen during BIOS POST with their own BIOS POST logo. Use the congatec system utility CGUTIL 1.5.4 or later to replace/add the OEM POST logo.

### 5.2.4 OEM DXE Driver

This feature allows designers to add their own UEFI DXE driver to the congatec embedded BIOS. Contact congatec technical support for more information on how to add an OEM DXE driver.

# 5.3 congatec Battery Management Interface

To facilitate the development of battery powered mobile systems based on embedded modules, congatec GmbH defined an interface for the exchange of data between a CPU module (using an ACPI operating system) and a Smart Battery system. A system developed according to the congatec Battery Management Interface Specification can provide the battery management functions supported by an ACPI capable operating system (for example, charge state of the battery, information about the battery, alarms/events for certain battery states and so on) without the need for additional modifications to the system BIOS.

In addition to the ACPI-Compliant Control Method Battery mentioned above, the latest versions of the conga-B7XI BIOS and board controller firmware also support LTC1760 battery manager from Linear Technology and a battery-only solution (no charger). All three battery solutions are supported on the I2C bus and the SMBus. This gives the system designer more flexibility when choosing the appropriate battery sub-system.

For more information about the supported Battery Management Interface, contact your local congatec sales representative.

# 5.4 API Support (CGOS)

To benefit from the above mentioned non-industry standard feature set, congatec provides an API that allows application software developers to easily integrate all these features into their code. The CGOS API (congatec Operating System Application Programming Interface) is the congatec proprietary API that is available for all commonly used Operating Systems such as Win32, Win64, Win CE, Linux. The architecture of the CGOS API driver provides the ability to write application software that runs unmodified on all congatec CPU modules. All the hardware related code is contained within the congatec embedded BIOS on the module. See section 1.1 of the CGOS API software developers guide, available on the congatec website.

# 5.5 Security Features

The conga-B7XI offers a discrete SPI TPM 2.0 (Infineon SLB9670VQ2.0) by default.

# 5.6 Suspend to Ram

The Suspend to RAM feature is not supported on the conga-B7XI.

# 6 conga Tech Notes

The Intel Ice Lake D-LCC SoC supports the following core features:

- Virtual and physical address space of 48 bits
- Intel 64 architecture with support for IA-32 instruction set
- Instruction Set Architecture (ISA) enhancements accelerating producer-consumer communication
- Intel Streaming SIMD Extensions 4.1 and 4.2 (SSE4.1 and SSE4.2)
- Intel Advanced Vector Extensions 512 (Intel AVX-512)
- AVX 512 Vector Byte Manipulation Instructions
- Vector Neural Network Instructions
- Intel Advanced Encryption Standard New Instructions (Intel AES-NI)
- Intel Secure Hash Algorithm New Instructions (SHA-NI)
- Intel Software Guard Extensions (Intel SGX)
- Intel Virtualization Technology (Intel VT-x) for Intel 64 and IA-32 Intel Architecture (Intel VT-x)
- Execute Disable Bit
- Package Power States (C-States)
- Intel Speed Select Technology (Intel SST)
- Intel Turbo Boost Technology
- Intel Hyper-Threading Technology (Intel HT Technology

# 6.1 Intel<sup>®</sup> Ice Lake D-LCC Technologies

This section describes some of the technological features the Intel Ice Lake D-LCC supports.

## 6.1.1 Adaptive Thermal Monitor and Catastrophic Thermal Protection

Intel<sup>®</sup> Xeon processors have a thermal monitor feature that helps to control the processor's temperature. The integrated TCC (Thermal Control Circuit) activates if the processor silicon reaches its maximum operating temperature. The activation temperature that the Intel<sup>®</sup> Thermal Monitor uses to activate the TCC can be slightly modified via TCC Activation Offset in BIOS setup submenu "CPU submenu".

The Adaptive Thermal Monitor controls the processor temperature using two methods:

- Adjusting the processor's operating frequency and core voltage (EIST transitions)
- Modulating (start or stop) the processor's internal clocks at a duty cycle of 25% on and 75% off

When activated, the TCC causes the processor core to reduce frequency and voltage adaptively. The Adaptive Thermal Monitor will remain active as long as the package temperature remains at its specified limit. Therefore, the Adaptive Thermal Monitor will continue to reduce the package frequency and voltage until the TCC is de-activated. Clock modulation is activated if frequency and voltage adjustments are insufficient. Additional hardware, software drivers, or operating system support is not required.

### Note

- 1. Use a properly designed thermal solution for adequate heat dissipation. This solution ensures the TCC is active for only short periods of time, thus reducing the impact on processor performance to a minimum. The Intel<sup>®</sup> Xeon processor's respective datasheet can provide you with more information about this subject.
- 2. To enable THERMTRIP# to switch off the system automatically, use an ATX style power supply.

### 6.1.2 Processor Performance Control

The Intel<sup>®</sup> processors found on the conga-B7XI run at different voltage/frequency states (performance states)—referred to as Enhanced Intel<sup>®</sup> SpeedStep<sup>®</sup> technology (EIST). Operating systems that support performance control take advantage of microprocessors that use several different performance states in order to efficiently operate the processor when it's not being fully used. The operating system will determine the necessary performance state that the processor should run at so that the optimal balance between performance and power consumption can be achieved during runtime.

The Windows family of operating systems links its processor performance control policy to the power scheme setting. You must ensure that the power scheme setting you choose has the ability to support Enhanced Intel<sup>®</sup> SpeedStep<sup>®</sup> technology.

#### 6.1.2.1 Intel SpeedStep Technology (EIST)

Intel<sup>®</sup> processors on the conga-B7XI run at different voltage/frequency states (performance states), referred to as Enhanced Intel<sup>®</sup> SpeedStep<sup>®</sup> Technology (EIST). Operating systems that support performance control take advantage of microprocessors that use several different performance states in order to efficiently operate the processor when it is not being fully used.

The operating system will determine the necessary performance state that the processor should run at so that the optimal balance between performance and power consumption can be achieved during runtime. The Windows family of operating systems links its processor performance control policy to the power scheme setting. You must ensure that the power scheme setting you choose has the ability to support Enhanced Intel<sup>®</sup> SpeedStep<sup>®</sup> technology.

The 11th Generation Intel<sup>®</sup> Core<sup>™</sup> processor family supports Intel Speed Shift, a new and energy efficient method for frequency control. This feature is also referred to as Hardware-controlled Performance States (HWP). It is a hardware implementation of the ACPI defined Collaborative Processor Performance Control (CPPC2) and is supported by newer operating systems (Win 8.1 or newer).

With this feature enabled, the processor autonomously selects performance states based on workload demand and thermal limits while also considering information provided by the Operating System (for example, the performance limits and workload history).

#### 6.1.2.2 Intel<sup>®</sup> Turbo Boost Technology

Intel<sup>®</sup> Turbo Boost Technology allows processor cores to run faster than the base operating frequency if it's operating below power, current, and temperature specification limits. Intel® Turbo Boost Technology is activated when the Operating System (OS) requests the highest processor performance state. The maximum frequency of Intel<sup>®</sup> Turbo Boost Technology is dependent on the number of active cores. The amount of time the processor spends in the Intel Turbo Boost 2 Technology state depends on the workload and operating environment. Any of the following can set the upper limit of Intel® Turbo Boost Technology on a given workload:

- Number of active cores
- Estimated current consumption
- Estimated power consumption
- Processor temperature

When the processor is operating below these limits and the user's workload demands additional performance, the processor frequency will dynamically increase by 100 MHz on short and regular intervals until the upper limit is met or the maximum possible upside for the number of active cores is reached. For more information about Intel® Turbo Boost 2 Technology visit the Intel® website.

# Note

Refer to section 1.8 "Power Consumption" for information about the maximum turbo frequency available for each conga-B7XI variant.

### 6.1.3 Intel<sup>®</sup> Virtualization Technology

Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT) makes a single system appear as multiple independent systems to software. With this technology, multiple, independent operating systems can run simultaneously on a single system. The technology components support virtualization of platforms based on Intel architecture microprocessors and chipsets. Intel<sup>®</sup> Virtualization Technology for IA-32, Intel<sup>®</sup> 64 and Intel<sup>®</sup> Architecture (Intel<sup>®</sup> VT-x) added hardware support in the processor to improve the virtualization performance and robustness.

RTS Real-Time Hypervisor supports Intel VT and is verified on all current congatec x86 hardware.

Note

congatec supports only RTS Hypervisor.

# 6.2 ACPI Suspend Modes and Resume Events

The conga-B7XI BIOS does not support S3 (Suspend to RAM) and S4 (Suspend to Disk). S5 is however supported. The table below lists the events that wake the system from S5.

#### Table 12 Wake Events

| Wake Event                  | Conditions/Remarks                                                                                                                                                       |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Button                | Wakes unconditionally from S5.                                                                                                                                           |
| Onboard LAN Event           | Device driver must be configured for Wake On LAN support.                                                                                                                |
| PCI Express WAKE#           | Wakes unconditionally from S5.                                                                                                                                           |
| PME#                        | Activate the wake up capabilities of a PCI device using Windows Device Manager configuration options for this device or enable 'Resume On PME#' in the Power setup menu. |
| RTC Alarm                   | Activate and configure Resume On RTC Alarm in the Power setup menu. Wakes unconditionally from S5.                                                                       |
| Watchdog Power Button Event | Wakes unconditionally from S5                                                                                                                                            |

# 6.3 Memory Population Rules

The Intel Ice Lake-D LCC SoC featured on the conga-B7XI supports ECC and non-ECC DDR4 memory modules, up to 2400 MTps. The DDR4 memory modules have lower voltage requirements with higher data rate transfer speeds.

The diagram below shows the location of the memory slots on the conga-B7XI.

|                                | Top, upper slot X3 (Ch1:D0)          |
|--------------------------------|--------------------------------------|
| Ch = Channel<br>D = DIMM       | Top, Lower slot X1 (Ch0:D0)          |
| Intel Ice Lake D-LCC Processor |                                      |
|                                |                                      |
| COM Express Connector          |                                      |
|                                | Bottom slot X2 (Ch0:D1)              |
|                                | BOM Option (Bottom slot X4 (Ch1:D1)) |

The following population rules must be observed:

- All DIMMs in a channel must have same width (x4, x8 or x16)
- Do not mix ECC and non-ECC memory modules.
- Mixing single and dual rank DIMMs is allowed but may reduce the memory speed
- Mixing memory densities (8 Gb vs 16 Gb) within a channel is allowed
- Either channel 0 or channel 1, or both can be populated.

# 7 Signal Descriptions and Pinout Tables

The following section describes the signals found on the conga-B7XI. The pinout of the module complies with COM Express Type 7, rev. 3.0.

The table below describes the terminology used in this section. The PU/PD column indicates if a COM Express™ module pull-up or pull-down resistor has been used. If the field entry area in this column for the signal is empty, then no pull-up or pull-down resistor has been implemented by congatec.

The "#" symbol at the end of the signal name indicates that the active or asserted state occurs when the signal is at a low voltage level. When "#" is not present, the signal is asserted when at a high voltage level.

#### ⇒Note

The Signal Description tables do not list internal pull-ups or pull-downs implemented by the chip vendors; only pull-ups or pull-downs implemented by congatec are listed. For information about the internal pull-ups or pull-downs implemented by the chip vendors, refer to the respective chip's datasheet.

| Term       | Description                                                                                                                                                 |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PU         | congatec implemented pull-up resistor                                                                                                                       |
| PD         | congatec implemented pull-down resistor                                                                                                                     |
| Т          | Higher voltage tolerance                                                                                                                                    |
| I/O 3.3V   | Bi-directional signal 3.3V tolerant                                                                                                                         |
| I/O 5V     | Bi-directional signal 5V tolerant                                                                                                                           |
| I 3.3V     | Input 3.3V tolerant                                                                                                                                         |
| I 5V       | Input 5V tolerant                                                                                                                                           |
| I/O 3.3VSB | Input 3.3V tolerant active in standby state                                                                                                                 |
| O 3.3V     | Output 3.3V signal level                                                                                                                                    |
| O 5V       | Output 5V signal level                                                                                                                                      |
| OD         | Open drain output                                                                                                                                           |
| Р          | Power Input/Output                                                                                                                                          |
| DDC        | Display Data Channel                                                                                                                                        |
| PCIE       | In compliance with PCI Express Base Specification, Revision 2.0 and 3.0                                                                                     |
| SATA       | In compliance with Serial ATA specification Revision 2.6 and 3.0.                                                                                           |
| REF        | Reference voltage output. May be sourced from a module power plane.                                                                                         |
| KR         | 10GBASE-KR compatible signal                                                                                                                                |
| PDS        | Pull-down strap. A module output pin that is either tied to GND or is not connected. Used to signal module capabilities (pinout type) to the Carrier Board. |

#### Table 13 Terminology Descriptions

# 7.1 Connectors Signal Descriptions

#### Table 14Connector A-B Pinout

| Pin | Row A                | Pin | Row B                  | Pin                                   | Row A       | Pin | Row B       |
|-----|----------------------|-----|------------------------|---------------------------------------|-------------|-----|-------------|
| A1  | GND (FIXED)          | B1  | GND (FIXED)            | A56                                   |             |     | PCIE_RX4-   |
| A2  | GBE0_MDI3-           | B2  | GBE0_ACT#              | · · · · · · · · · · · · · · · · · · · |             | B57 | GPO2        |
| A3  | GBE0_MDI3+           | B3  | LPC_FRAME#             | A58                                   | PCIE_TX3+   | B58 | PCIE_RX3+   |
| A4  | GBE0_LINK100# 3      | B4  | LPC_AD0                | A59                                   | PCIE_TX3-   | B59 | PCIE_RX3-   |
| A5  | GBE0_LINK1000# 3     | B5  | LPC_AD1                | A60                                   | GND (FIXED) | B60 | GND (FIXED) |
| A6  | GBE0_MDI2-           | B6  | LPC_AD2                | A61                                   | PCIE_TX2+   | B61 | PCIE_RX2+   |
| A7  | GBE0_MDI2+           | B7  | LPC_AD3                | A62                                   | PCIE_TX2-   | B62 | PCIE_RX2-   |
| A8  | GBE0_LINK#           | B8  | LPC_DRQ0#              | A63                                   | GPI1        | B63 | GPO3        |
| A9  | GBE0_MDI1-           | B9  | LPC_DRQ1#              | A64                                   | PCIE_TX1+   | B64 | PCIE_RX1+   |
| A10 | GBE0_MDI1+           | B10 | LPC_CLK                | A65                                   | PCIE_TX1-   | B65 | PCIE_RX1-   |
| A11 | GND(FIXED)           | B11 | GND (FIXED)            | A66                                   | GND         | B66 | WAKE0#      |
| A12 | GBE0_MDI0-           | B12 | PWRBTN#                | A67                                   | GPI2        | B67 | WAKE1#      |
| A13 | GBE0_MDI0+           | B13 | SMB_CK                 | A68                                   | PCIE_TX0+   | B68 | PCIE_RX0+   |
| A14 | GBE0_CTREF 1         | B14 | SMB_DAT                | A69                                   | PCIE_TX0-   | B69 | PCIE_RX0-   |
| A15 | SUS_S3# <sup>2</sup> | B15 | SMB_ALERT#             | A70                                   | GND (FIXED) | B70 | GND (FIXED) |
| A16 | SATA0_TX+            | B16 | SATA1_TX+              | A71                                   | PCIE_TX8+   | B71 | PCIE_RX8+   |
| A17 | SATA0_TX-            | B17 | SATA1_TX-              | A72                                   | PCIE_TX8-   | B72 | PCIE_RX8-   |
| A18 | SUS_S4#              | B18 | SUS_STAT# <sup>4</sup> | A73                                   | GND         | B73 | GND         |
| A19 | SATA0_RX+            | B19 | SATA1_RX+              | A74                                   | PCIE_TX9+   | B74 | PCIE_RX9+   |
| A20 | SATA0_RX-            | B20 | SATA1_RX-              | A75                                   | PCIE_TX9-   | B75 | PCIE_RX9-   |
| A21 | GND (FIXED)          | B21 | GND (FIXED)            | A76                                   | GND         | B76 | GND         |
| A22 | PCIE_TX15+           | B22 | PCIE_RX15+             | A77                                   | PCIE_TX10+  | B77 | PCIE_RX10+  |
| A23 | PCIE_TX15-           | B23 | PCIE_RX15-             | A78                                   | PCIE_TX10-  | B78 | PCIE_RX10-  |
| A24 | SUS_S5#              | B24 | PWR_OK                 | A79                                   | GND         | B79 | GND         |
| A25 | PCIE_TX14+           | B25 | PCIE_RX14+             | A80                                   | GND (FIXED) | B80 | GND (FIXED) |
| A26 | PCIE_TX14-           | B26 | PCIE_RX14-             | A81                                   | PCIE_TX11+  | B81 | PCIE_RX11+  |
| A27 | BATLOW#              | B27 | WDT                    | A82                                   | PCIE_TX11-  | B82 | PCIE_RX11-  |
| A28 | (S)ATA_ACT#          | B28 | RSVD <sup>1</sup>      | A83                                   | GND         | B83 | GND         |
| A29 | RSVD <sup>1</sup>    | B29 | RSVD <sup>1, 3</sup>   | A84                                   | NCSI_TX_EN  | B84 | VCC_5V_SBY  |
| A30 | RSVD <sup>1</sup>    | B30 | RSVD <sup>1,3</sup>    | A85                                   | GPI3        | B85 | VCC_5V_SBY  |



| Pin | Row A                | Pin | Row B             | Pin  | Row A             | Pin  | Row B          |
|-----|----------------------|-----|-------------------|------|-------------------|------|----------------|
| A31 | GND (FIXED)          | B31 | GND (FIXED)       | A86  | RSVD <sup>1</sup> | B86  | VCC_5V_SBY     |
| A32 | RSVD <sup>1, 3</sup> | B32 | SPKR              | A87  | RSVD <sup>1</sup> | B87  | VCC_5V_SBY     |
| A33 | RSVD <sup>1, 3</sup> | B33 | 12C_CK            | A88  | PCIE_CK_REF+      | B88  | BIOS_DIS1#     |
| A34 | BIOS_DIS0#           | B34 | I2C_DAT           | A89  | PCIE_CK_REF-      | B89  | NCSI_RX_ER     |
| A35 | THRMTRIP#            | B35 | THRM#             | A90  | GND (FIXED)       | B90  | GND (FIXED)    |
| A36 | PCIE_TX13+           | B36 | PCIE_RX13+        | A91  | SPI_POWER         | B91  | NCSI_CLK_IN    |
| A37 | PCIE_TX13-           | B37 | PCIE_RX13-        | A92  | SPI_MISO          | B92  | NCSI_RXD1      |
| A38 | GND                  | B38 | GND               | A93  | GPO0              | B93  | NCSI_RXD0      |
| A39 | PCIE_TX12+           | B39 | PCIE_RX12+        | A94  | SPI_CLK           | B94  | NCSI_CRS_DV    |
| A40 | PCIE_TX12-           | B40 | PCIE_RX12-        | A95  | SPI_MOSI          | B95  | NCSI_TXD1      |
| A41 | GND (FIXED)          | B41 | GND (FIXED)       | A96  | TPM_PP            | B96  | NCSI_TXD0      |
| A42 | USB2-                | B42 | USB3-             | A97  | TYPE10# 1         | B97  | SPI_CS#        |
| A43 | USB2+                | B43 | USB3+             | A98  | SER0_TX           | B98  | NCSI_ARB_IN    |
| A44 | USB_2_3_OC#          | B44 | USB_0_1_OC#       | A99  | SER0_RX           | B99  | NCSI_ARB_OUT 4 |
| A45 | USB0-                | B45 | USB1-             | A100 | GND (FIXED)       | B100 | GND (FIXED)    |
| A46 | USB0+                | B46 | USB1+             | A101 | SER1_TX           | B101 | FAN_PWMOUT     |
| A47 | VCC_RTC              | B47 | ESPI_EN# 1        | A102 | SER1_RX           | B102 | FAN_TACHIN     |
| A48 | RSVD 1               | B48 | USB0_HOST_PRSNT 1 | A103 | LID#              | B103 | SLEEP#         |
| A49 | GBE0_SDP             | B49 | SYS_RESET#        | A104 | VCC_12V           | B104 | VCC_12V        |
| A50 | LPC_SERIRQ           | B50 | CB_RESET#         | A105 | VCC_12V           | B105 | VCC_12V        |
| A51 | GND (FIXED)          | B51 | GND (FIXED)       | A106 | VCC_12V           | B106 | VCC_12V        |
| A52 | PCIE_TX5+            | B52 | PCIE_RX5+         | A107 | VCC_12V           | B107 | VCC_12V        |
| A53 | PCIE_TX5-            | B53 | PCIE_RX5-         | A108 | VCC_12V           | B108 | VCC_12V        |
| A54 | GPI0                 | B54 | GPO1              | A109 | VCC_12V           | B109 | VCC_12V        |
| A55 | PCIE_TX4+            | B55 | PCIE_RX4+         | A110 | GND (FIXED)       | B110 | GND (FIXED)    |



- <sup>1.</sup> Not connected
- <sup>2.</sup> Not supported
- <sup>3.</sup> See section 8 "COM 3.1 (BOM Option)"
- <sup>4.</sup> Boot strap signal

#### Table 15Connector C-D Pinout

| Pin | Row C                                                   | Pin | Row D                  | Pin            | Row C             | Pin | Row D             |
|-----|---------------------------------------------------------|-----|------------------------|----------------|-------------------|-----|-------------------|
| C1  | GND (FIXED)                                             | D1  | GND (FIXED)            | C56 PCIE_RX17- |                   | D56 | PCIE_TX17-        |
| C2  | GND         D2         GND         C57         TYPE1# 1 |     | TYPE1# 1               | D57            | TYPE2#            |     |                   |
| C3  | USB_SSRX0-                                              | D3  | USB_SSTX0-             | C58            | PCIE_RX18+        | D58 | PCIE_TX18+        |
| C4  | USB_SSRX0+                                              | D4  | USB_SSTX0+             | C59            | PCIE_RX18-        | D59 | PCIE_TX18-        |
| C5  | GND                                                     | D5  | GND                    | C60            | GND (FIXED)       | D60 | GND (FIXED)       |
| C6  | USB_SSRX1-                                              | D6  | USB_SSTX1-             | C61            | PCIE_RX19+        | D61 | PCIE_TX19+        |
| C7  | USB_SSRX1+                                              | D7  | USB_SSTX1+             | C62            | PCIE_RX19-        | D62 | PCIE_TX19-        |
| C8  | GND                                                     | D8  | GND                    | C63            | RSVD <sup>3</sup> | D63 | RSVD <sup>3</sup> |
| C9  | USB_SSRX2-                                              | D9  | USB_SSTX2-             | C64            | RSVD <sup>3</sup> | D64 | RSVD <sup>3</sup> |
| C10 | USB_SSRX2+                                              | D10 | USB_SSTX2+             | C65            | PCIE_RX20+        | D65 | PCIE_TX20+        |
| C11 | GND(FIXED)                                              | D11 | GND (FIXED)            | C66            | PCIE_RX20-        | D66 | PCIE_TX20-        |
| C12 | USB_SSRX3-                                              | D12 | USB_SSTX3-             | C67            | RAPID_SHUTDOWN    | D67 | GND               |
| C13 | USB_SSRX3+                                              | D13 | USB_SSTX3+             | C68            | PCIE_RX21+        | D68 | PCIE_TX21+        |
| C14 | GND                                                     | D14 | GND                    | C69            | PCIE_RX21-        | D69 | PCIE_TX21-        |
| C15 | 10G_PHY_MDC_SCL3 3, 4                                   | D15 | 10G_PHY_MDIO_SDA3 3, 4 | C70            | GND (FIXED)       | D70 | GND (FIXED)       |
| C16 | 10G_PHY_MDC_SCL2 3, 4                                   | D16 | 10G_PHY_MDIO_SDA2 3, 4 | C71            | PCIE_RX22+        | D71 | PCIE_TX22+        |
| C17 | 10G_SDP2 4                                              | D17 | 10G_SDP3 4             | C72            | PCIE_RX22-        | D72 | PCIE_TX22-        |
| C18 | GND                                                     | D18 | GND                    | C73            | GND               | D73 | GND               |
| C19 | PCIE_RX6+                                               | D19 | PCIE_TX6+              | C74            | PCIE_RX23+        | D74 | PCIE_TX23+        |
| C20 | PCIE_RX6-                                               | D20 | PCIE_TX6-              | C75            | PCIE_RX23-        | D75 | PCIE_TX23-        |
| C21 | GND (FIXED)                                             | D21 | GND (FIXED)            | C76            | GND               | D76 | GND               |
| C22 | PCIE_RX7+                                               | D22 | PCIE_TX7+              | C77            | RSVD <sup>3</sup> | D77 | RSVD <sup>3</sup> |
| C23 | PCIE_RX7-                                               | D23 | PCIE_TX7-              | C78            | PCIE_RX24+        | D78 | PCIE_TX24+        |
| C24 | 10G_INT2                                                | D24 | 10G_INT3 3             | C79            | PCIE_RX24-        | D79 | PCIE_TX24-        |
| C25 | GND                                                     | D25 | GND                    | C80            | GND (FIXED)       | D80 | GND (FIXED)       |
| C26 | 10G_KR_RX3+                                             | D26 | 10G_KR_TX3+            | C81            | PCIE_RX25+        | D81 | PCIE_TX25+        |
| C27 | 10G_KR_RX3-                                             | D27 | 10G_KR_TX3-            | C82            | PCIE_RX25-        | D82 | PCIE_TX25-        |
| C28 | GND                                                     | D28 | GND                    | C83            | RSVD <sup>3</sup> | D83 | RSVD <sup>3</sup> |
| C29 | 10G_KR_RX2+                                             | D29 | 10G_KR_TX2+            | C84            | GND               | D84 | GND               |
| C30 | 10G_KR_RX2-                                             | D30 | 10G_KR_TX2-            | C85            | PCIE_RX26+        | D85 | PCIE_TX26+        |
| C31 | GND (FIXED)                                             | D31 | GND (FIXED)            | C86            | PCIE_RX26-        | D86 | PCIE_TX26-        |
| C32 | 10G_SFP_SDA3 3                                          | D32 | 10G_SFP_SCL3 3         | C87            | GND               | D87 | GND               |



| Pin | Row C                       | Row C Pin Row D Pi |                                | Pin  | Row C             | Pin  | Row D             |
|-----|-----------------------------|--------------------|--------------------------------|------|-------------------|------|-------------------|
| C33 | 10G_SFP_SDA2 3              | D33                | 10G_SFP_SCL2 3                 | C88  | PCIE_RX27+        | D88  | PCIE_TX27+        |
| C34 | 10G_PHY_RST_23 3            | D34                | 10G_PHY_CAP_23 <sup>1, 3</sup> | C89  | PCIE_RX27-        | D89  | PCIE_TX27-        |
| C35 | 10G_PHY_RST_01 <sup>3</sup> | D35                | 10G_PHY_CAP_01 3               | C90  | GND (FIXED)       | D90  | GND (FIXED)       |
| C36 | 10G_LED_SDA 3               | D36                | RSVD <sup>1</sup>              | C91  | PCIE_RX28+        | D91  | PCIE_TX28+        |
| C37 | 10G_LED_SCL 3               | D37                | RSVD <sup>1</sup>              | C92  | PCIE_RX28-        | D92  | PCIE_TX28-        |
| C38 | 10G_SFP_SDA1 3              | D38                | 10G_SFP_SCL1 3                 | C93  | GND               | D93  | GND               |
| C39 | 10G_SFP_SDA0 3              | D39                | 10G_SFP_SCL0 3                 | C94  | PCIE_RX29+        | D94  | PCIE_TX29+        |
| C40 | 10G_SDP0 4                  | D40                | 10G_SDP1 4                     | C95  | PCIE_RX29-        | D95  | PCIE_TX29-        |
| C41 | GND (FIXED)                 | D41                | GND (FIXED)                    | C96  | GND               | D96  | GND               |
| C42 | 10G_KR_RX1+                 | D42                | 10G_KR_TX1+                    | C97  | RSVD <sup>3</sup> | D97  | RSVD <sup>3</sup> |
| C43 | 10G_KR_RX1-                 | D43                | 10G_KR_TX1-                    | C98  | PCIE_RX30+        | D98  | PCIE_TX30+        |
| C44 | GND                         | D44                | GND                            | C99  | PCIE_RX30-        | D99  | PCIE_TX30-        |
| C45 | 10G_PHY_MDC_SCL1 3, 4       | D45                | 10G_PHY_MDIO_SDA1 3, 4         | C100 | GND (FIXED)       | D100 | GND (FIXED)       |
| C46 | 10G_PHY_MDC_SCL0 3, 4       | D46                | 10G_PHY_MDIO_SDA0 3, 4         | C101 | PCIE_RX31+        | D101 | PCIE_TX31+        |
| C47 | 10G_INT0 <sup>3</sup>       | D47                | 10G_INT1 3                     | C102 | PCIE_RX31-        | D102 | PCIE_TX31-        |
| C48 | GND                         | D48                | GND                            | C103 | GND               | D103 | GND               |
| C49 | 10G_KR_RX0+                 | D49                | 10G_KR_TX0+                    | C104 | VCC_12V           | D104 | VCC_12V           |
| C50 | 10G_KR_RX0-                 | D50                | 10G_KR_TX0-                    | C105 | VCC_12V           | D105 | VCC_12V           |
| C51 | GND (FIXED)                 | D51                | GND(FIXED)                     | C106 | VCC_12V           | D106 | VCC_12V           |
| C52 | PCIE_RX16+                  | D52                | PCIE_TX16+                     | C107 | VCC_12V           | D107 | VCC_12V           |
| C53 | PCIE_RX16-                  | D53                | PCIE_TX16-                     | C108 | VCC_12V           | D108 | VCC_12V           |
| C54 | TYPE0#                      | D54                | RSVD <sup>1</sup>              | C109 | VCC_12V           | D109 | VCC_12V           |
| C55 | PCIE_RX17+                  | D55                | PCIE_TX17+                     | C110 | GND (FIXED)       | D110 | GND (FIXED)       |



- <sup>1.</sup> Not connected
- <sup>2.</sup> Not supported
- <sup>3.</sup> See section 8 "COM 3.1 (BOM Option)"
- <sup>4.</sup> Boot strap signal

| Gigabit<br>Ethernet                    | Pin #             | Description                         |                                                                                                                                                                                                                                                                                                                                                                                    |                          |                                                                    | I/O        | PU/PD | Comment       |
|----------------------------------------|-------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------------------------------------|------------|-------|---------------|
| GBE0_MDI0+<br>GBE0_MDI0-<br>GBE0_MDI1+ | A13<br>A12<br>A10 |                                     |                                                                                                                                                                                                                                                                                                                                                                                    |                          | ial Pairs 0, 1, 2, 3. The MDI can<br>n some modes according to the | I/O Analog |       |               |
| GBE0_MDI1-                             | A9<br>A7          |                                     | 1000BASE-T                                                                                                                                                                                                                                                                                                                                                                         | 100BASE-TX               | 10BASE-T                                                           |            |       |               |
| GBE0_MDI2+<br>GBE0_MDI2-               | A/<br>A6          | MDI[0]+/-                           | B1_DA+/-                                                                                                                                                                                                                                                                                                                                                                           | TX+/-                    | TX+/-                                                              |            |       |               |
| GBE0_MDI3+                             | A3                | MDI[1]+/-                           | B1_DB+/-                                                                                                                                                                                                                                                                                                                                                                           | RX+/-                    | RX+/-                                                              |            |       |               |
| GBE0_MDI3-                             | A2                | MDI[2]+/-                           | B1_DC+/-                                                                                                                                                                                                                                                                                                                                                                           |                          |                                                                    |            |       |               |
|                                        |                   | MDI[3]+/-                           | B1_DD+/-                                                                                                                                                                                                                                                                                                                                                                           |                          |                                                                    |            |       |               |
| GBE0_ACT#                              | B2                | Gigabit Etherne                     | t Controller 0 activity indica                                                                                                                                                                                                                                                                                                                                                     | tor, active low.         |                                                                    | OD 3.3 V   |       |               |
| GBE0_LINK#                             | A8                | Gigabit Etherne                     | t Controller 0 link indicator,                                                                                                                                                                                                                                                                                                                                                     | active low.              |                                                                    | OD 3.3 V   |       |               |
| GBE0_LINK100# 1                        | A4                | Gigabit Etherne                     | t Controller 0 100 Mbps link                                                                                                                                                                                                                                                                                                                                                       | indicator, active low.   |                                                                    | OD 3.3 V   |       |               |
| GBE0_LINK1000# 1                       | A5                | Gigabit Etherne                     | t Controller 0 1000 Mbps lir                                                                                                                                                                                                                                                                                                                                                       | k indicator, active low. |                                                                    | OD 3.3 V   |       |               |
| GBE0_CTREF                             | A14               | determined by t<br>reference voltag | Reference voltage for Carrier Board Ethernet channel 0 magnetics center tap. The reference voltage is determined by the requirements of the module PHY and may be as low as 0 V and as high as 3.3 V. The eference voltage output shall be current limited on the module. In the case in which the reference is shorted to ground, the current shall be limited to 250 mA or less. |                          |                                                                    |            |       | Not connected |
| GBE0_SDP                               | A49               | 1                                   |                                                                                                                                                                                                                                                                                                                                                                                    |                          | sed for IEEE1588 support such as a 1                               | I/O        |       |               |

#### Table 16Gigabit Ethernet Signal Descriptions

# Note

<sup>1.</sup> See section 8 "COM 3.1 (BOM Option)"

#### Table 17NC-SI Signal Descriptions

| Signal                 | Pin #      | Description                                                                                                 | I/O       | PU/PD         | Comment           |
|------------------------|------------|-------------------------------------------------------------------------------------------------------------|-----------|---------------|-------------------|
| NCSI_CLK_IN            | B91        | NC-SI Clock reference for receive, transmit, and control interface.                                         | I 3.3 VSB | PD 10K        |                   |
| NCSI_RXD0<br>NCSI_RXD1 | B93<br>B92 | NC-SI Receive Data (from NC to BMC)                                                                         | O 3.3 VSB |               |                   |
| NCSI_TXD0<br>NCSI_TXD1 | B96<br>B95 | NC-SI Transmit Data (from BMC to NC).                                                                       | I 3.3VSB  | PD 10K        |                   |
| NCSI_CRS_DV            | B94        | NC-SI Carrier Sense/Receive Data Valid to MC, indicating that the transmitted data from NC to BMC is valid. | O 3.3VSB  |               |                   |
| NCSI_TX_EN             | A84        | NC-SI Transmit enable.                                                                                      | I 3.3VSB  | PD 10K        |                   |
| NCSI_RX_ER             | B89        | NC-SI Receive error.                                                                                        | O 3.3VSB  |               |                   |
| NCSI_ARB_IN            | B98        | NC-SI hardware arbitration input.                                                                           | I 3.3VSB  | PD 10K        |                   |
| NCSI_ARB_OUT           | B99        | NC-SI hardware arbitration output.                                                                          | O 3.3VSB  | PU 10K 3.3VSB | Boot strap signal |



| Signal                                 | Pin #                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                 | I/O                                                                                                                       | PU/PD            | Comment            |                    |
|----------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------|--------------------|--------------------|
| 10G_KR_TX0+<br>10G_KR_TX0-             | D49<br>D50               | 10GBASE-KR ports, transmit output differential pairs 0                                                                                                                                                                                                                                                                                                                                                                      | O KR                                                                                                                      |                  |                    |                    |
| 10G_KR_RX0+<br>10G_KR_RX0-             | C49<br>C50               | 10GBASE-KR ports, receive input differential pairs 0                                                                                                                                                                                                                                                                                                                                                                        | I KR                                                                                                                      |                  |                    |                    |
| 10G_KR_TX1+<br>10G_KR_TX1-             | D42<br>D43               | 10GBASE-KR ports, transmit output differential pairs 1                                                                                                                                                                                                                                                                                                                                                                      | O KR                                                                                                                      |                  |                    |                    |
| 10G_KR_RX1+<br>10G_KR_RX1-             | C42<br>C43               | 10GBASE-KR ports, receive input differential pairs 1                                                                                                                                                                                                                                                                                                                                                                        | I KR                                                                                                                      |                  |                    |                    |
| 10G_KR_TX2+<br>10G_KR_TX2-             | D29<br>D30               | 10GBASE-KR ports, transmit output differential pairs 2                                                                                                                                                                                                                                                                                                                                                                      | O KR                                                                                                                      |                  |                    |                    |
| 10G_KR_RX2+<br>10G_KR_RX2-             | C29<br>C30               | 10GBASE-KR ports, receive input differential pairs 2                                                                                                                                                                                                                                                                                                                                                                        | I KR                                                                                                                      |                  |                    |                    |
| 10G_KR_TX3+<br>10G_KR_TX3-             | D26<br>D27               | 10GBASE-KR ports, transmit output differential pairs 3                                                                                                                                                                                                                                                                                                                                                                      | O KR                                                                                                                      |                  |                    |                    |
| 10G_KR_RX3+<br>10G_KR_RX3-             | C26<br>C27               | 10GBASE-KR ports, receive input differential pairs 3                                                                                                                                                                                                                                                                                                                                                                        | I KR                                                                                                                      |                  |                    |                    |
| 10G_PHY_MDIO_<br>SDA[0:3] <sup>1</sup> | D46<br>D45<br>D16<br>D15 | MDIO Mode: Management Data I/O interface mode data signal for serial data transfers between the MAC and an external PHY.                                                                                                                                                                                                                                                                                                    | O 3.3VSB                                                                                                                  |                  | Boot strap signals |                    |
|                                        |                          | I2C Mode: I2C data signal, of the 2-wire management interface used for serial data transfers between the MAC and an external PHY.                                                                                                                                                                                                                                                                                           | I/O OD 3.3VSB                                                                                                             | PU 1K<br>3.3VSB  |                    |                    |
| 10G_PHY_MDC_<br>SCL[0:3] <sup>1</sup>  | C46<br>C45<br>C16<br>C15 | C45                                                                                                                                                                                                                                                                                                                                                                                                                         | MDIO Mode: Management Data I/O Interface mode clock signal for serial data transfers between the MAC and an external PHY. | O 3.3VSB         |                    | Boot strap signals |
|                                        |                          | I2C Mode: I2C Clock signal, of the 2-wire management interface used for serial data transfers between the MAC and an external PHY.                                                                                                                                                                                                                                                                                          | I/O OD 3.3VSB                                                                                                             | PU 1K<br>3.3VSB  |                    |                    |
| 10G_PHY_CAP_01                         | D35                      | PHY mode capability pin: Indicates if the PHY for 10G lanes 0 and 1 is capable of configuration by I <sup>2</sup> C. High indicates MDIO-only configuration, and low indicates configuration capability via I <sup>2</sup> C or MDIO. The actual protocol used for PHY configuration is determined by the module. Based on this input, the actual protocol used is indicated over the dedicated I <sup>2</sup> C interface. | I 3.3VSB                                                                                                                  |                  | Not connected      |                    |
| 10G_PHY_CAP_23                         | D34                      | Phy mode capability pin: Indicates if the PHY for 10G lanes 2 and 3 is capable of configuration by I <sup>2</sup> C. High indicates MDIO-only configuration, and low indicates configuration capability via I <sup>2</sup> C or MDIO. The actual protocol used for PHY configuration is determined by the module. Based on this input, the actual protocol used is indicated over the dedicated I <sup>2</sup> C interface. | I 3.3VSB                                                                                                                  |                  | Not connected      |                    |
| 10G_SFP_SDA[0:3]                       | C39<br>C38<br>C33<br>C32 | I2C data signal of the 2-wire management interface used by the 10GbE controller to access the management registers of an external Optical SFP module.                                                                                                                                                                                                                                                                       | I/O OD 3.3VSB                                                                                                             | PU 10K<br>3.3VSB |                    |                    |

## Table 1810 Gigabit Ethernet Signal Descriptions (COM Rev. 3.0)

| 10G_SFP_SCL[0:3]          | D39<br>D38<br>D33<br>D32 | I2C clock signal of the 2-wire management interface used by the 10GbE controller to access the management registers of an external Optical SFP module. | I/O OD 3.3VSB | PU 10K<br>3.3VSB |                    |
|---------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------|--------------------|
| 10G_LED_SDA               | C36                      | I2C Data of the 2-wire interface that transfers LED signals and PHY straps for I2C or MDIO operation of optical PHYs.                                  | I/O OD 3.3VSB | PU 2K2<br>3.3VSB |                    |
| 10G_LED_SCL               | C37                      | I2C Clock of the 2-wire interface that transfers LED and strap signals for I2C or MDIO operation of optical PHYs.                                      | I/O OD 3.3VSB | PU 2K2<br>3.3VSB |                    |
| 10G_INT[0:3] <sup>1</sup> | C47<br>D47<br>C24<br>D24 | Interrupt pin from copper PHY or optical SFP Module to the 10GbE controller.                                                                           | I 3.3VSB      | PU 2K2<br>3.3VSB | Boot strap signals |
| 10G_SDP[0:3]              | C40<br>D40<br>C17<br>D17 | Software-Definable Pins. Can also be used for IEEE1588 support such as a 1pps signal.                                                                  | I/O 3.3VSB    | PU 10K<br>3.3VSB |                    |
| 10G_PHY_RST_01            | C35                      | Output signal that resets an optical PHY on port 0 and port1 (with copper PHY this signal is not used).                                                | O 3.3VSB      | PU 10K<br>3.3VSB |                    |
| 10G_PHY_RST_23            | C34                      | Output signal that resets an Optical PHY on port 2 and port 3 (with copper PHY this signal is not used).                                               | O 3.3VSB      |                  | Not connected      |

### • Note

<sup>1.</sup> This signal has special function during the reset process. For more information, see section 7.2 "Boot Strap Signals"".

#### Table 19 SATA Signal Descriptions

| Signal      | Pin # | Description                                                      | I/O      | PU/PD | Comment                                         |
|-------------|-------|------------------------------------------------------------------|----------|-------|-------------------------------------------------|
| SATA0_RX+   | A19   | Serial ATA channel 0, Receive Input differential pair.           | I SATA   |       | Supports Serial ATA specification, Revision 3.0 |
| SATA0_RX-   | A20   |                                                                  |          |       |                                                 |
| SATA0_TX+   | A16   | Serial ATA channel 0, Transmit Output differential pair.         | O SATA   |       | Supports Serial ATA specification, Revision 3.0 |
| SATA0_TX-   | A17   |                                                                  |          |       |                                                 |
| SATA1_RX+   | B19   | Serial ATA channel 1, Receive Input differential pair.           | I SATA   |       | Supports Serial ATA specification, Revision 3.0 |
| SATA1_RX-   | B20   |                                                                  |          |       |                                                 |
| SATA1_TX+   | B16   | Serial ATA channel 1, Transmit Output differential pair.         | O SATA   |       | Supports Serial ATA specification, Revision 3.0 |
| SATA1_TX-   | B17   |                                                                  |          |       |                                                 |
| (S)ATA_ACT# | A28   | ATA (parallel and serial) or SAS activity indicator, active low. | I/O 3.3V |       |                                                 |

| Signal                 | Pin #      | Description                                      | I/O    | PU/PD | Comment                                                |
|------------------------|------------|--------------------------------------------------|--------|-------|--------------------------------------------------------|
| PCIE_TX0+              | A68        | PCI Express Transmit Output Differential Pairs 0 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0  |
| PCIE_TX0-              | A69        |                                                  |        |       |                                                        |
| PCIE_RX0+              | B68        | PCI Express Receive Input Differential Pairs 0   | I PCIE |       |                                                        |
| PCIE_RX0-              | B69        |                                                  |        | _     |                                                        |
| PCIE_TX1+              | A64        | PCI Express Transmit Output Differential Pairs 1 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0  |
| PCIE_TX1-              | A65        |                                                  |        |       | _                                                      |
| PCIE_RX1+              | B64        | PCI Express Receive Input Differential Pairs 1   | I PCIE |       |                                                        |
| PCIE_RX1-              | B65        |                                                  | 0.5015 |       |                                                        |
| PCIE_TX2+              | A61        | PCI Express Transmit Output Differential Pairs 2 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0  |
| PCIE_TX2-              | A62        |                                                  |        |       | _                                                      |
| PCIE_RX2+              | B61<br>B62 | PCI Express Receive Input Differential Pairs 2   | I PCIE |       |                                                        |
| PCIE_RX2-              | A58        | PCI Express Transmit Output Differential Pairs 3 | O PCIE |       |                                                        |
| PCIE_TX3+<br>PCIE_TX3- | A58<br>A59 | PCI Express Transmit Output Differential Pairs 3 | OPCIE  |       | Supports PCI Express Base Specification, Revision 3.0  |
| PCIE_RX3+              | B58        | PCI Express Receive Input Differential Pairs 3   | I PCIE |       | -                                                      |
| PCIE_RX3-              | B59        | FCI Express Receive input Differential Fairs 5   |        |       |                                                        |
| PCIE_TX4+              | A55        | PCI Express Transmit Output Differential Pairs 4 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0  |
| PCIE_TX4-              | A55        |                                                  |        |       | Supports I CI Express base specification, revision 5.0 |
| PCIE_RX4+              | B55        | PCI Express Receive Input Differential Pairs 4   | I PCIE |       | -                                                      |
| PCIE_RX4-              | B56        |                                                  |        |       |                                                        |
| PCIE_TX5+              | A52        | PCI Express Transmit Output Differential Pairs 5 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0  |
| PCIE_TX5-              | A53        |                                                  |        |       |                                                        |
| PCIE_RX5+              | B52        | PCI Express Receive Input Differential Pairs 5   | I PCIE |       | -                                                      |
| PCIE_RX5-              | B53        |                                                  |        |       |                                                        |
| PCIE_TX6+              | D19        | PCI Express Transmit Output Differential Pairs 6 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0  |
| PCIE_TX6-              | D20        |                                                  |        |       |                                                        |
| PCIE_RX6+              | C19        | PCI Express Receive Input Differential Pairs 6   | I PCIE |       |                                                        |
| PCIE_RX6-              | C20        |                                                  |        |       |                                                        |
| PCIE_TX7+              | D22        | PCI Express Transmit Output Differential Pairs 7 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0  |
| PCIE_TX7-              | D23        |                                                  |        |       |                                                        |
| PCIE_RX7+              | C22        | PCI Express Receive Input Differential Pairs 7   | I PCIE |       |                                                        |
| PCIE_RX7-              | C23        |                                                  |        |       |                                                        |
| PCIE_TX8+              | A71        | PCI Express Transmit Output Differential Pairs 8 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0  |
| PCIE_TX8-              | A72        |                                                  |        |       | _                                                      |
| PCIE_RX8+              | B71        | PCI Express Receive Input Differential Pairs 8   | I PCIE |       |                                                        |
| PCIE_RX8-              | B72        |                                                  |        |       |                                                        |
| PCIE_TX9+              | A74        | PCI Express Transmit Output Differential Pairs 9 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0  |
| PCIE_TX9-              | A75        |                                                  |        |       |                                                        |
| PCIE_RX9+              | B74<br>B75 | PCI Express Receive Input Differential Pairs 9   | I PCIE |       |                                                        |
| PCIE_RX9-              | D/3        |                                                  |        |       |                                                        |

## Table 20PCI Express Signal Descriptions (general purpose)

| PCIE_TX10+<br>PCIE_TX10- | A77<br>A78 | PCI Express Transmit Output Differential Pairs 10 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
|--------------------------|------------|---------------------------------------------------|--------|-------------------------------------------------------|
| PCIE_RX10+               | B77        | PCI Express Receive Input Differential Pairs 10   | I PCIE |                                                       |
| PCIE_RX10-               | B78        |                                                   |        |                                                       |
| PCIE_TX11+               | A81        | PCI Express Transmit Output Differential Pairs 11 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX11-               | A82        |                                                   |        |                                                       |
| PCIE_RX11+               | B81        | PCI Express Receive Input Differential Pairs 11   | I PCIE |                                                       |
| PCIE_RX11-               | B82        |                                                   |        |                                                       |
| PCIE_TX12+               | A39        | PCI Express Transmit Output Differential Pairs 12 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX12-               | A40        |                                                   |        |                                                       |
| PCIE_RX12+               | B39        | PCI Express Receive Input Differential Pairs 12   | I PCIE |                                                       |
| PCIE_RX12-               | B40        |                                                   |        |                                                       |
| PCIE_TX13+               | A36        | PCI Express Transmit Output Differential Pairs 13 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX13-               | A37        |                                                   |        |                                                       |
| PCIE_RX13+               | B36        | PCI Express Receive Input Differential Pairs 13   | I PCIE |                                                       |
| PCIE_RX13-               | B37        |                                                   |        |                                                       |
| PCIE_TX14+               | A25        | PCI Express Transmit Output Differential Pairs 14 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX14-               | A26        |                                                   |        |                                                       |
| PCIE_RX14+               | B25        | PCI Express Receive Input Differential Pairs 14   | I PCIE |                                                       |
| PCIE_RX14-               | B26        |                                                   |        |                                                       |
| PCIE_TX15+               | A22        | PCI Express Transmit Output Differential Pairs 15 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX15-               | A23        |                                                   |        |                                                       |
| PCIE_RX15+<br>PCIE_RX15- | B22<br>B23 | PCI Express Receive Input Differential Pairs 15   | I PCIE |                                                       |
| PCIE_TX16+               | D52        | PCI Express Transmit Output Differential Pairs 16 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX16-               | D52        |                                                   |        |                                                       |
| PCIE_RX16+               | C52        | PCI Express Receive Input Differential Pairs 16   | I PCIE |                                                       |
| PCIE_RX16-               | C53        |                                                   |        |                                                       |
| PCIE_TX17+               | D55        | PCI Express Transmit Output Differential Pairs 17 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX17-               | D56        |                                                   |        |                                                       |
| PCIE_RX17+               | C55        | PCI Express Receive Input Differential Pairs 17   | I PCIE |                                                       |
| PCIE_RX17-               | C56        |                                                   |        |                                                       |
| PCIE_TX18+               | D58        | PCI Express Transmit Output Differential Pairs 18 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX18-               | D59        |                                                   |        |                                                       |
| PCIE_RX18+               | C58        | PCI Express Receive Input Differential Pairs 18   | I PCIE |                                                       |
| PCIE_RX18-               | C59        |                                                   |        |                                                       |
| PCIE_TX19+               | D61        | PCI Express Transmit Output Differential Pairs 19 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX19-               | D62        |                                                   |        |                                                       |
| PCIE_RX19+               | C61        | PCI Express Receive Input Differential Pairs 19   | I PCIE |                                                       |
| PCIE_RX19-               | C62        |                                                   |        |                                                       |
| PCIE_TX20+               | D65        | PCI Express Transmit Output Differential Pairs 20 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX20-               | D66        |                                                   |        |                                                       |
| PCIE_RX20+               | C65        | PCI Express Receive Input Differential Pairs 20   | I PCIE |                                                       |
| PCIE_RX20-               | C66        |                                                   |        |                                                       |

| PCIE_TX21+<br>PCIE_TX21- | D68<br>D69 | PCI Express Transmit Output Differential Pairs 21 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
|--------------------------|------------|---------------------------------------------------|--------|-------------------------------------------------------|
| PCIE_RX21+               | C68        | PCI Express Receive Input Differential Pairs 21   | I PCIE |                                                       |
| PCIE_RX21-               | C69        |                                                   |        |                                                       |
| PCIE_TX22+               | D71        | PCI Express Transmit Output Differential Pairs 22 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX22-               | D72        |                                                   |        |                                                       |
| PCIE_RX22+               | C71        | PCI Express Receive Input Differential Pairs 22   | I PCIE |                                                       |
| PCIE_RX22-               | C72        |                                                   |        |                                                       |
| PCIE_TX23+               | D74        | PCI Express Transmit Output Differential Pairs 23 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX23-               | D75        |                                                   |        |                                                       |
| PCIE_RX23+               | C74        | PCI Express Receive Input Differential Pairs 23   | I PCIE |                                                       |
| PCIE_RX23-               | C75        |                                                   |        |                                                       |
| PCIE_TX24+               | D78        | PCI Express Transmit Output Differential Pairs 24 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX24-               | D79        |                                                   |        |                                                       |
| PCIE_RX24+               | C78        | PCI Express Receive Input Differential Pairs 24   | I PCIE |                                                       |
| PCIE_RX24-               | C79        |                                                   |        |                                                       |
| PCIE_TX25+               | D81        | PCI Express Transmit Output Differential Pairs 25 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX25-               | D82        |                                                   |        |                                                       |
| PCIE_RX25+               | C81        | PCI Express Receive Input Differential Pairs 25   | I PCIE |                                                       |
| PCIE_RX25-               | C82        |                                                   |        |                                                       |
| PCIE_TX26+               | D85        | PCI Express Transmit Output Differential Pairs 26 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX26-               | D86        |                                                   |        |                                                       |
| PCIE_RX26+               | C85        | PCI Express Receive Input Differential Pairs 26   | I PCIE |                                                       |
| PCIE_RX26-               | C86        |                                                   |        |                                                       |
| PCIE_TX27+               | D88        | PCI Express Transmit Output Differential Pairs 27 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX27-               | D89        |                                                   |        |                                                       |
| PCIE_RX27+               | C88        | PCI Express Receive Input Differential Pairs 27   | I PCIE |                                                       |
| PCIE_RX27-               | C89        |                                                   |        |                                                       |
| PCIE_TX28+               | D91        | PCI Express Transmit Output Differential Pairs 28 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX28-               | D92        |                                                   |        |                                                       |
| PCIE_RX28+               | C91        | PCI Express Receive Input Differential Pairs 28   | I PCIE |                                                       |
| PCIE_RX28-               | C92        |                                                   |        |                                                       |
| PCIE_TX29+               | D94        | PCI Express Transmit Output Differential Pairs 29 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX29-               | D95        |                                                   |        |                                                       |
| PCIE_RX29+               | C94        | PCI Express Receive Input Differential Pairs 29   | I PCIE |                                                       |
| PCIE_RX29-               | C95        |                                                   |        |                                                       |
| PCIE_TX30+               | D98        | PCI Express Transmit Output Differential Pairs 30 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX30-               | D99        |                                                   |        |                                                       |
| PCIE_RX30+               | C98        | PCI Express Receive Input Differential Pairs 30   | I PCIE |                                                       |
| PCIE_RX30-               | C99        |                                                   |        |                                                       |
| PCIE_TX31+               | D101       | PCI Express Transmit Output Differential Pairs 31 | O PCIE | Supports PCI Express Base Specification, Revision 3.0 |
| PCIE_TX31-               | D102       |                                                   |        |                                                       |
| PCIE_RX31+               | C101       | PCI Express Receive Input Differential Pairs 31   | I PCIE |                                                       |
| PCIE_RX31-               | C102       |                                                   |        |                                                       |

| PCIE_CLK_REF+<br>PCIE_CLK_REF- |  | PCI Express Reference Clock output for all PCI Express and PCI Express Graphics Lanes. | O PCIE | A PCI Express Gen2/3 compliant clock buffer chip must<br>be used on the carrier board if the design involves more<br>than one PCI Express device. |
|--------------------------------|--|----------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|
|--------------------------------|--|----------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|

# Table 21USB Signal Descriptions

| Signal                   | Pin #      | Description                                                                                                                                                                                            | I/O      | PU/PD            | Comment                                            |
|--------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|----------------------------------------------------|
| USB0+<br>USB0-           | A46<br>A45 | USB Port 0, differential data pair                                                                                                                                                                     | I/O      |                  | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB1+<br>USB1-           | B46<br>B45 | USB Port 1, differential data pair                                                                                                                                                                     | I/O      |                  | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB2+<br>USB2-           | A43<br>A42 | USB Port 2, differential data pair                                                                                                                                                                     | I/O      |                  | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB3+<br>USB3-           | B43<br>B42 | USB Port 3, differential data pair                                                                                                                                                                     | I/O      |                  | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB_0_1_OC#              | B44        | USB over-current sense, USB ports 0 and 1. A pull-up for this line shall be present<br>on the module. An open drain driver from a USB current monitor on the carrier<br>board may drive this line low. | I 3.3VSB | PU 10K<br>3.3VSB | Do not pull this line high on the carrier board.   |
| USB_2_3_OC#              | A44        | USB over-current sense, USB ports 2 and 3. A pull-up for this line shall be present<br>on the module. An open drain driver from a USB current monitor on the carrier<br>board may drive this line low  | I 3.3VSB | PU 10K<br>3.3VSB | Do not pull this line high on the carrier board.   |
| USB0_HOST_<br>PRSNT      | B48        | Module USB client may detect the presence of a USB host on USB0. A high value indicates that a host is present                                                                                         | I 3.3VSB |                  | Not connected                                      |
| USB_SSRX0+<br>USB_SSRX0- | C4<br>C3   | Additional receive signal differential pairs for the Superspeed USB data path                                                                                                                          | I        |                  |                                                    |
| USB_SSTX0+<br>USB_SSTX0- | D4<br>D3   | Additional transmit signal differential pairs for the Superspeed USB data path                                                                                                                         | 0        |                  |                                                    |
| USB_SSRX1+<br>USB_SSRX1- | C7<br>C6   | Additional receive signal differential pairs for the Superspeed USB data path                                                                                                                          | 1        |                  |                                                    |
| USB_SSTX1+<br>USB_SSTX1- | D7<br>D6   | Additional transmit signal differential pairs for the Superspeed USB data path                                                                                                                         | 0        |                  |                                                    |
| USB_SSRX2+<br>USB_SSRX2- | C10<br>C9  | Additional receive signal differential pairs for the Superspeed USB data path                                                                                                                          | 1        |                  |                                                    |
| USB_SSTX2+<br>USB_SSTX2- | D10<br>D9  | Additional transmit signal differential pairs for the Superspeed USB data path                                                                                                                         | 0        |                  |                                                    |
| USB_SSRX3+<br>USB_SSRX3- | C13<br>C12 | Additional receive signal differential pairs for the Superspeed USB data path                                                                                                                          | 1        |                  |                                                    |
| USB_SSTX3+<br>USB_SSTX3- | D13<br>D12 | Additional transmit signal differential pairs for the Superspeed USB data path                                                                                                                         | 0        |                  |                                                    |

#### Table 22LPC Signal Descriptions

| Signal        | Pin # | Description                                                                                                                                                                                                                                                                                                                                                 | I/O            | PU/PD         | Comment           |
|---------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|-------------------|
| LPC_AD[0:3]   | B4-B7 | LPC multiplexed address, command and data bus                                                                                                                                                                                                                                                                                                               | I/O 3.3V       | PU 10K 3.3V   |                   |
| LPC_FRAME#    | B3    | LPC frame indicates the start of an LPC cycle                                                                                                                                                                                                                                                                                                               | O 3.3V         | PU 10K 3.3V   |                   |
| LPC_CLK       | B10   | LPC clock output - 24 MHz nominal                                                                                                                                                                                                                                                                                                                           | O 3.3V         | PD 10K        |                   |
| LPC_DRQ[0:1]# | B8-B9 | LPC serial DMA request                                                                                                                                                                                                                                                                                                                                      | I 3.3V         | PU 10K 3.3V   |                   |
| LPC_SERIRQ    | A50   | LPC serial interrupt                                                                                                                                                                                                                                                                                                                                        | I/O OD<br>3.3V | PU 10K 3.3V   |                   |
| SUS_STAT# 1   | B18   | In LPC mode, SUS_STAT# indicates imminent suspend operation. It is used to notify LPC devices that a low power state will be entered soon. LPC devices may need to preserve memory or isolate outputs during the low power state.                                                                                                                           | O 3.3VSB       | PD 10K        | Boot strap signal |
| ESPI_EN#      | B47   | This signal is used by the Carrier to indicate the operating mode of the LPC/eSPI bus.<br>If left unconnected on the carrier, LPC mode (default) is selected. If pulled to GND on<br>the carrier, eSPI mode is selected. This signal is pulled to a logic high on the module<br>through a resistor. The Carrier should only float this line or pull it low. | I 1.8V         |               | Not connected     |
| BIOS_DIS0#    | A34   | Selection strap to determine the BIOS boot device                                                                                                                                                                                                                                                                                                           | 1 3.3VSB       |               | Not supported     |
| BIOS_DIS1#    | B88   | Selection strap to determine the BIOS boot device                                                                                                                                                                                                                                                                                                           | 1 3.3VSB       | PU 10K 3.3VSB |                   |

#### • Note

<sup>1.</sup> This signal has special function during the reset process. For more information, see section 7.2 "Boot Strap Signals".

#### Table 23 SPI BIOS Flash Interface Signal Descriptions

| Signal     | Pin # | Description                                                                                                         | I/O      | PU/PD            | Comment                                                                     |
|------------|-------|---------------------------------------------------------------------------------------------------------------------|----------|------------------|-----------------------------------------------------------------------------|
| SPI_CS#    | B97   | Chip select for Carrier Board SPI BIOS flash                                                                        | O 3.3VSB |                  | Carrier shall pull to SPI_POWER when external SPI is provided but not used. |
| SPI_MISO   | A92   | Data in to module from carrier board SPI BIOS flash                                                                 | I 3.3VSB | PU 10K<br>3.3VSB |                                                                             |
| SPI_MOSI   | A95   | Data out from module to carrier board SPI BIOS flas                                                                 | O 3.3VSB |                  |                                                                             |
| SPI_CLK    | A94   | Clock from module to carrier board SPI BIOS flash                                                                   | O 3.3VSB |                  |                                                                             |
| SPI_POWER  | A91   | Power source for carrier board SPI BIOS flash. SPI_POWER shall be used to power SPI BIOS flash on the carrier only. | O 3.3VSB |                  |                                                                             |
| BIOS_DIS0# | A34   | Selection strap to determine the BIOS boot device                                                                   | 1 3.3VSB |                  | Not supported                                                               |
| BIOS_DIS1# | B88   | Selection strap to determine the BIOS boot device                                                                   | 1 3.3VSB | PU 10K<br>3.3VSB |                                                                             |

#### Table 24 General Purpose Serial Interface Signal Descriptions

| Signal                  | Pin # | Description                             | I/O      | PU/PD       | Comment |
|-------------------------|-------|-----------------------------------------|----------|-------------|---------|
| SER0_TX 1, 2            | A98   | General purpose serial port transmitter | O 3.3V-T |             |         |
| SER0_RX 1               | A99   | General purpose serial port receiver    | I 3.3V-T | PU 47K 3.3V |         |
| SER1_TX <sup>1, 2</sup> | A101  | General purpose serial port transmitter | O 3.3V-T |             |         |
| SER1_RX <sup>1</sup>    | A102  | General purpose serial port receiver    | I 3.3V-T | PU 47K 3.3V |         |

#### Note

- <sup>1.</sup> Pins are protected on the module by a series schottky diode.
- <sup>2.</sup> Requires pull-down resistor on the carrier board for proper logic level.

#### Table 25 I2C Signal Descriptions

| Signal  | Pin # | Description                                         | I/O        | PU/PD          | Comment |
|---------|-------|-----------------------------------------------------|------------|----------------|---------|
| I2C_CK  | B33   | General purpose I <sup>2</sup> C port clock output  | I/O 3.3VSB | PU 2K21 3.3VSB |         |
| I2C_DAT | B34   | General purpose I <sup>2</sup> C port data I/O line | I/O 3.3VSB | PU 2K21 3.3VSB |         |

#### Table 26Miscellaneous Signal Descriptions

| Signal                  | Pin # | Description                                                                                                                                                            | I/O       | PU/PD       | Comment                                    |
|-------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------|--------------------------------------------|
| SPKR                    | B32   | Output for audio enunciator, the "speaker" in PC-AT systems                                                                                                            | O 3.3V    | PD 10K      | Not supported                              |
| WDT                     | B27   | Output indicating that a watchdog time-out event has occurred.                                                                                                         | O 3.3V    | PD 100K     |                                            |
| FAN_PWMOUT 1,2          | B101  | Fan speed control. Uses the Pulse Width Modulation (PWM) technique to control the fan's RPM.                                                                           | O OD 3.3V |             |                                            |
| FAN_TACHIN <sup>1</sup> | B102  | Fan tachometer input.                                                                                                                                                  | I OD 3.3V | PU 47K 3.3V | Requires a fan with a two pulse<br>output. |
| TPM_PP                  | A96   | Physical Presence pin of Trusted Platform Module (TPM). Active high. TPM chip has an internal pull-down. This signal is used to indicate Physical Presence to the TPM. | I 3.3V    | PD 1K       |                                            |

#### Note

- <sup>1.</sup> Pins are protected on the module by a series schottky diode.
- <sup>2.</sup> Requires pull-down resistor on the carrier board for proper logic level.

| Signal              | Pin #                                                                                                                                                                                                                                                       | Description                                                                                                                                                                                                                                                                       | I/O       | PU/PD                                   | Comment                                                                                                 |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------------------------|---------------------------------------------------------------------------------------------------------|
| PWRBTN#             | B12                                                                                                                                                                                                                                                         | A falling edge creates a power button event. Power button events can be used to bring a system out of S5 soft off and other suspend states, as well as powering the system down. Note: For proper detection, assert a pulse width of at least 16 ms.                              | I 3.3VSB  | PU 10K 3.3VSB                           |                                                                                                         |
| SYS_RESET#          | B49                                                                                                                                                                                                                                                         | Reset button input. Active low input. Edge triggered.<br>System will not be held in hardware reset while this input is kept low.<br>Note: For proper detection, assert a pulse width of at least 16 ms.                                                                           | I 3.3VSB  | PU 10K 3.3VSB                           |                                                                                                         |
| CB_RESET#           | B50                                                                                                                                                                                                                                                         | Reset output from module to Carrier Board. Active low. Issued by module chipset and may result from a low SYS_RESET# input, a low PWR_OK input, a VCC_12V power input that falls below the minimum specification, a watchdog timeout, or may be initiated by the module software. | O 3.3V    | PD 10K                                  |                                                                                                         |
| PWR_OK <sup>1</sup> | B24       Power OK from main power supply. A high value indicates that the power is good. This signal can be used to delay the startup of the of module to enable the programming of FPGAs or other configurable devices on the carrier board.       I 3.3V |                                                                                                                                                                                                                                                                                   |           | Set by resistor divider to accept 3.3V. |                                                                                                         |
| SUS_STAT#           | B18                                                                                                                                                                                                                                                         | Indicates imminent suspend operation; used to notify LPC devices. Not used in eSPI implementations.                                                                                                                                                                               | O 3.3VSB  | PD 10K                                  |                                                                                                         |
| SUS_S3#             | A15                                                                                                                                                                                                                                                         | Indicates system is in Suspend to RAM state. Active-low output. An inverted copy of SUS_S3# on the carrier board may be used to enable the non-standby power on a typical ATX power supply.                                                                                       | O 3.3VSB  | PD 10K                                  | Suspend to RAM is not<br>supported. Signals can be used<br>for Sx state indicator.                      |
| SUS_S4#             | A18                                                                                                                                                                                                                                                         | Indicates system is in Suspend to Disk state. Active low output.                                                                                                                                                                                                                  | O 3.3VSB  |                                         | Suspend to Disk is not<br>supported. Signals can be used<br>for Sx state indicator.                     |
| SUS_S5#             | A24                                                                                                                                                                                                                                                         | Indicates system is in Soft Off state.                                                                                                                                                                                                                                            | O 3.3VSB  | PD 1K                                   |                                                                                                         |
| WAKE0#              | B66                                                                                                                                                                                                                                                         | PCI Express wake up signal.                                                                                                                                                                                                                                                       | I 3.3VSB  | PU 10K 3.3VSB                           |                                                                                                         |
| WAKE1#              | B67                                                                                                                                                                                                                                                         | General purpose wake up signal. May be used to implement wake-up on PS/2 keyboard or mouse activity.                                                                                                                                                                              | I 3.3VSB  | PU 10K 3.3VSB                           |                                                                                                         |
| BATLOW#             | A27                                                                                                                                                                                                                                                         | Runtime event of the battery sub-system.                                                                                                                                                                                                                                          | I 3.3VSB  | PU 10K 3.3VSB                           | Unlike in mobile platforms,<br>the signal does not influence<br>the power-up behavior of the<br>module. |
| LID# 1              | A103                                                                                                                                                                                                                                                        | Lid button. Used by the ACPI operating system for a LID switch.<br>Note: For proper detection, assert a pulse width of at least 16 ms.                                                                                                                                            | I OD 3.3V | PU 47K 3.3VSB                           |                                                                                                         |
| SLEEP# 1            | B103                                                                                                                                                                                                                                                        | Sleep button. Used by the ACPI operating system to bring the system to sleep state or to wake it up again.<br>Note: For proper detection, assert a pulse width of at least 16 ms.                                                                                                 | 1 OD 3.3V | PU 100K 3.3VSB                          |                                                                                                         |

#### Table 27Power and System Management Signal Descriptions

### Note

<sup>1.</sup> Pins are protected on the module by a series schottky diode.

#### Table 28Rapid Shutdown Signal Descriptions

| Signal         | Pin # | Description                                                                                                | I/O      | PU/PD | Comment                                     |
|----------------|-------|------------------------------------------------------------------------------------------------------------|----------|-------|---------------------------------------------|
| RAPID_SHUTDOWN | C67   | Trigger for Rapid Shutdown. Must be driven to 5V though a <=50 ohm source impedance for $\geq$ 20 $\mu s.$ | 1 3.3VSB |       | Not supported (for internal debugging only) |

#### Table 29 Thermal Protection Signal Descriptions

| Signal    | Pin # | Description                                                             | I/O    | PU/PD       | Comment |
|-----------|-------|-------------------------------------------------------------------------|--------|-------------|---------|
| THRM#     | B35   | Input from off-module temp sensor indicating an over-temp situation.    | 1 3.3V | PU 10K 3.3V |         |
| THRMTRIP# | A35   | Active low output indicating that the CPU has entered thermal shutdown. | O 3.3V | PU 10K 3.3V |         |

#### Table 30SMBus Signal Description

| Signal     | Pin # | Description                                                                                                                         | I/O           | PU/PD          | Comment |
|------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------|---------|
| SMB_CK     | B13   | System Management Bus bidirectional clock line.                                                                                     | I/O 3.3VSB    | PU 100K 3.3VSB |         |
| SMB_DAT#   | B14   | System Management Bus bidirectional data line.                                                                                      | I/O OD 3.3VSB | PU 100K 3.3VSB |         |
| SMB_ALERT# |       | System Management Bus Alert – active low input can be used to generate an SMI# (System Management Interrupt) or to wake the system. | I 3.3VSB      | PU 100K 3.3VSB |         |

#### Table 31 General Purpose I/O Signal Descriptions

| Signal | Pin # | Description                                                      | I/O    | PU/PD        | Comment |
|--------|-------|------------------------------------------------------------------|--------|--------------|---------|
| GPO0   | A93   | General purpose output pins                                      | O 3.3V |              |         |
| GPO1   | B54   | General purpose output pins                                      | O 3.3V |              |         |
| GPO2   | B57   | General purpose output pins                                      | O 3.3V |              |         |
| GPO3   | B63   | General purpose output pins                                      | O 3.3V |              |         |
| GPI0   | A54   | General purpose input pins. Pulled high internally on the module | I 3.3V | PU 100K 3.3V |         |
| GPI1   | A63   | General purpose input pins. Pulled high internally on the module | I 3.3V | PU 100K 3.3V |         |
| GPI2   | A67   | General purpose input pins. Pulled high internally on the module | I 3.3V | PU 100K 3.3V |         |
| GPI3   | A85   | General purpose input pins. Pulled high internally on the module | I 3.3V | PU 100K 3.3V |         |



The conga-B7XI does not support SDIO.

| Signal     | Pin #                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Description                                                                                                                                                                                                                                          | I/O | PU/PD | Comment |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|---------|
| VCC_12V    | A104-A109<br>B104-B109<br>C104-C109<br>D104-D109                                                                                                                                                                                                                                                                                                                                                                                                                           | Primary power input: +12V nominal. All available VCC_12V pins on the connector(s) shall be used.                                                                                                                                                     | P   |       |         |
| VCC_5V_SBY | B84-B87                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Standby power input: +5.0V nominal. If VCC5_SBY is used, all available VCC_5V_SBY pins on the connector(s) shall be used. Only used for standby and suspend functions. May be left unconnected if these functions are not used in the system design. | P   |       |         |
| VCC_RTC    | A47                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Real-time clock circuit-power input. Nominally +3.0V.                                                                                                                                                                                                | Р   |       |         |
| GND        | A1, A11, A21, A31, A38, A41,<br>A51, A57, A60, A66, A70,<br>A73, A76, A79, A80, A83, A90,<br>A100, A110,<br>B1, B11, B21, B31, B38, B41,<br>B51, B60, B70, B73, B76, B79,<br>B80, B83, B90, B100, B110,<br>C1, C2, C5, C8, C11, C14,<br>C21, C31, C41, C51, C60,<br>C70, C73, C76, C80, C84, C87,<br>C90, C93, C96, C100, C103,<br>C110, D1, D2, D5, D8, D11,<br>D14, D21, D31, D41, D51,<br>D60, D67, D70, D73, D76,<br>D80, D84, D87, D90, D93,<br>D96, D100, D103, D110 | Ground - DC power and signal and AC signal return path.<br>All available GND connector pins shall be used and tied to Carrier Board GND plane.                                                                                                       | Ρ   |       |         |

## Table 32Power and GND Signal Descriptions

| Signal                     | Pin #             | Description                                                                                                                                                                                                                                                                                                |                                        | I/O                                                                          | Comment                                                                                                                                                                                                |     |                                                                                                                             |  |
|----------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------|--|
| TYPE0#<br>TYPE1#<br>TYPE2# | C54<br>C57<br>D57 | The TYPE pins ind<br>the module to eith<br>(X).                                                                                                                                                                                                                                                            | PDS                                    | TYPE[0:2]# signals are<br>available on all modules<br>following the Type 2-6 |                                                                                                                                                                                                        |     |                                                                                                                             |  |
|                            |                   | TYPE2#                                                                                                                                                                                                                                                                                                     | TYPE1#                                 | TYPE0#                                                                       |                                                                                                                                                                                                        |     | Pinout standard.<br>The conga-B7XI is based                                                                                 |  |
|                            |                   | X<br>NC<br>NC<br>NC<br>GND<br>GND<br>X                                                                                                                                                                                                                                                                     | X<br>NC<br>GND<br>GND<br>NC<br>NC<br>X | X<br>NC<br>GND<br>NC<br>GND<br>NC<br>GND<br>X                                | Pinout Type 1 (deprecated)<br>Pinout Type 2 (deprecated)<br>Pinout Type 3 (deprecated)<br>Pinout Type 4 (deprecated)<br>Pinout Type 5 (deprecated)<br>Pinout Type 6<br>Pinout Type 7<br>Pinout Type 10 |     | on the COM Express<br>Type 7 pinout, therefore<br>pins C54 and D57 are<br>connected to GND and pin<br>C57 is not connected. |  |
|                            |                   | The carrier board should implement combinatorial logic that monitors the module TYPE pins and keeps power off (e.g deactivates the ATX_ON signal for an ATX power supply) if an incompatible module pin-out type is detected. The carrier board logic may also implement a fault indicator such as an LED. |                                        |                                                                              |                                                                                                                                                                                                        |     |                                                                                                                             |  |
| TYPE10#                    | A97               | Dual use pin. Indicates to the carrier board that a Type 10 module is installed. Indicates to the carrier that a Rev. 1.0/2.0 module is installed.                                                                                                                                                         |                                        |                                                                              |                                                                                                                                                                                                        | PDS | Not connected to indicate "Pinout R2.0".                                                                                    |  |
|                            |                   | TYPE10#                                                                                                                                                                                                                                                                                                    |                                        |                                                                              |                                                                                                                                                                                                        |     |                                                                                                                             |  |
|                            |                   | NC<br>PD<br>12V                                                                                                                                                                                                                                                                                            |                                        | Pinout R2.0<br>Pinout Type 10 p<br>Pinout R1.0                               | oull down to ground with 4.7K resistor                                                                                                                                                                 |     |                                                                                                                             |  |
|                            |                   | is defined as a no-<br>module Types 1-6                                                                                                                                                                                                                                                                    | connect for Types 1-6. A carrie        | er can detect a R1.0 module l                                                | ct to other VCC_12V pins. In R2.0 this pin<br>by the presence of 12V on this pin. R2.0<br>-connect this pin. Type 10 modules shall                                                                     |     |                                                                                                                             |  |

## Table 33 Module Type Definition Signal Description

#### Boot Strap Signals 7.2

| Table 34 Boot Stra | p Signal Descriptions |
|--------------------|-----------------------|
|--------------------|-----------------------|

| Signal            | Pin # | Description of Boot Strap Signal                                  | I/O         | PU/PD      | Comment |
|-------------------|-------|-------------------------------------------------------------------|-------------|------------|---------|
| 10G_SDP0          | C40   | Software-Definable Pins. Can also be used for IEEE1588 support    | I/O 3.3 VSB | PU 10K VSB |         |
| 10G_SDP2          | C17   | such as a 1pps signal.                                            |             | PU 10K VSB |         |
| 10G_SDP3          | D17   |                                                                   |             | PU 10K VSB |         |
| 10G_SDP1          | D40   |                                                                   |             | PD 1K      |         |
| 10G_PHY_MDIO_SDA0 | D46   | Management Data I/O interface mode data signal for serial data    | O 3.3 VSB   | PU 1K VSB  |         |
| 10G_PHY_MDIO_SDA1 | D45   | transfers between the MAC and an external PHY.                    |             | PU 1K VSB  |         |
| 10G_PHY_MDIO_SDA2 | D16   |                                                                   |             | PU 1K VSB  |         |
| 10G_PHY_MDIO_SDA3 | D15   |                                                                   |             | PU 1K VSB  |         |
| 10G_PHY_MDC_SCL0  | C46   | Management Data I/O Interface mode clock signal for serial        | O 3.3 VSB   | PU 1K VSB  |         |
| 10G_PHY_MDC_SCL1  | C45   | data transfers between the MAC and an external PHY                |             | PU 1K VSB  |         |
| 10G_PHY_MDC_SCL2  | C16   |                                                                   |             | PU 1K VSB  |         |
| 10G_PHY_MDC_SCL3  | C15   |                                                                   |             | PU 1K VSB  |         |
| NCSI_ARB_OUT      | B99   | NC-SI hardware arbitration output                                 | O 3.3 VSB   | PU 10K VSB |         |
| SUS_STAT#         | B18   | Indicates imminent suspend operation; used to notify LPC devices. | O 3.3 VSB   | PD 10K     |         |

### Note

The signals listed in the table above are used as chipset configuration straps during system reset. In this condition (during reset), the COM Express or chipset internally implemented resistors pull these signals to the correct state.



Caution

No external DC loads or external pull-up or pull-down resistors should change the configuration of the signals listed in the above table. External resistors may override the internal strap states and cause the COM Express module to malfunction or cause irreparable damage to the module.

# 8 COM 3.1 (BOM Option)

The conga-B7XI supports COM Express Specification 3.0 by default and COM Express Specification 3.1 via a customized module (BOM option). This section lists the supported Ethernet configurations and also compares the pinout of COM Express Specification 3.0 with the pinout of the COM Express Specification 3.1.

# 8.1 Possible Ethernet Configurations

| Intel HW<br>Config ID     | Medium                    | Interface     | Possible Link<br>Modes | Rate   | Carrier<br>Board | Comment                                             |  |  |  |  |
|---------------------------|---------------------------|---------------|------------------------|--------|------------------|-----------------------------------------------------|--|--|--|--|
| CFG 7.0 <sup>1, 2</sup>   | Parkvale C827-AM/XL827-AM | 4x SFP+       | 10G-SFI-DA             | 10 Gb  | COM 3.1          | Full CEI support.                                   |  |  |  |  |
|                           |                           |               | 10GBASE-SR/LR          |        |                  | Requires customized variant                         |  |  |  |  |
|                           |                           |               | 10G-SFI-ACC/AOC        |        |                  | (COM 3.1), BIOS update and corresponding NVM image  |  |  |  |  |
|                           |                           |               | 1000BASE-SX/LX         | 1 Gb   |                  |                                                     |  |  |  |  |
|                           | Coppervale X557-AT4       | 4x 10GBASE-T  | 10GBASE-T              | 10 Gb  |                  |                                                     |  |  |  |  |
|                           |                           |               | 1000BASE-T             | 1 Gb   |                  |                                                     |  |  |  |  |
|                           |                           |               | 100BASE-TX             | 100 Mb |                  |                                                     |  |  |  |  |
|                           | Marwell 88E1543           | 4x 1000BASE-T | 1000BASE-T             | 1 Gb   |                  |                                                     |  |  |  |  |
|                           |                           |               | 100BASE-TX             | 100 Mb |                  |                                                     |  |  |  |  |
| CFG 7.6                   | Backplane                 | 10GBASE-KR    | 10GBASE-KR             | 10 Gb  | COM 3.0          |                                                     |  |  |  |  |
| (default) <sup>3, 4</sup> |                           |               | 2500BASE-X             | 2.5 Gb | and<br>COM 3.1   |                                                     |  |  |  |  |
|                           |                           |               | 1000BASE-KX            | 1 Gb   |                  |                                                     |  |  |  |  |
| CFG 7.7 <sup>3</sup>      | Native SFI                | 4x SFP+       | 10G-SFI-DA             | 10 Gb  | COM 3.1          | With I/O expander (leveraging                       |  |  |  |  |
|                           |                           |               | 10GBASE-SR/LR          |        |                  | the CEI concept without a PHY on the carrier board) |  |  |  |  |
|                           |                           |               | 10G-SFI-ACC/AOC        |        |                  |                                                     |  |  |  |  |
|                           |                           |               | 1000BASE-SX/LX         | 1 Gb   |                  |                                                     |  |  |  |  |

#### Table 35 Supported Ethernet Configurations

#### Note

- <sup>1.</sup> The conga-B7XI COM 3.0 modules do not support CEI. For CEI support, you need a customized variant (BOM option).
- <sup>2</sup> Appropriate NVM image must be used. For instructions on how to deploy 10 GbE LAN NVM and PHY NVM images, refer to congatec CTN 20180726 001 document in the restricted area of our website.

- <sup>3.</sup> The Intel Ice Lake SoC on the conga-B7XI does not support the INPHY CS4227 PHY featured on the conga-X7EVAL. If you use the conga-B7XI in combination with the conga-X7EVAL and you require 10 Gb SFI connection, use the congatec DFSI interposer card for native SFI connection. For more information, contact your sales representative.
- <sup>4.</sup> To change from configuration CFG 7.6 to CFG 7.0 or CFG 7.7, you need a customized conga-B7XI and a modified NVMe image.

# 8.2 COM 3.1 CEI Signals

The conga-B7XI COM 3.1 variants support the following CEI signals:

| COM 3.0           |                        | COM 3.1 CEI Implementation |                                 |                |                       |           |  |  |  |  |
|-------------------|------------------------|----------------------------|---------------------------------|----------------|-----------------------|-----------|--|--|--|--|
|                   |                        | CFG7.0                     | CFG7.7 (native SFI without PHY) | CFG7.6         |                       |           |  |  |  |  |
|                   | 4x SFP+ with Parkville | 4x 10GBASE-T               | 4x 1000BASE-T                   | 1x or 2x QSFP  | 4x SFP+ with Expander | Backplane |  |  |  |  |
|                   |                        | with Coppervale            | with Marvell                    | with Parkville |                       |           |  |  |  |  |
| 10G_PHY_MDIO_SDA0 |                        |                            | CEI_MDIO                        |                |                       |           |  |  |  |  |
| 10G_PHY_MDC_SCL   |                        | CEI_MDC                    |                                 |                |                       |           |  |  |  |  |
| 10G_SFP_SDA0      |                        |                            | CEI_SDA                         |                |                       |           |  |  |  |  |
| 10G_SFP_SCL0      |                        |                            | CEI_SCL                         |                |                       |           |  |  |  |  |
| 10G_PHY_RST_01    |                        |                            | CEI_ResetN                      | l              |                       |           |  |  |  |  |
| 10G_INT0          |                        | CEL IntN                   |                                 |                |                       |           |  |  |  |  |
| 10G_PHY_CAP_01    |                        | CEL_PresentN               |                                 |                |                       |           |  |  |  |  |

## 8.3 Pinout Comparison

The tables in this section shows the differences between the COM Express Specification 3.0 pinout and the COM Express Specification 3.1 pinout. The signals for COM Express Specification 3.1 are in bold letters.

#### Table 36 Comparison Between COM Rev 3.0 and COM Rev 3.1

| CON | COM Rev 3.0       |     |                   | COM Rev 3.1 |                       |     |                            |  |  |
|-----|-------------------|-----|-------------------|-------------|-----------------------|-----|----------------------------|--|--|
| Pin | Row A             | Pin | Row B             | Pin         | Row A                 | Pin | Row B                      |  |  |
| A4  | GBE0_LINK100#     | B4  | LPC_AD0           | A4          | GBE0_LINK_MID# 3      | B4  | LPC_AD0                    |  |  |
| A5  | GBE0_LINK1000#    | B5  | LPC_AD1           | A5          | GBE0_LINK_MAX# 3      | B5  | LPC_AD1                    |  |  |
| A28 | (S)ATA_ACT#       | B28 | RSVD <sup>1</sup> | A28         | (S)ATA_ACT#           | B28 | GND <sup>3</sup>           |  |  |
| A29 | RSVD <sup>1</sup> | B29 | RSVD <sup>1</sup> | A29         | RSVD <sup>1</sup>     | B29 | PCIE1_CK_REF+ <sup>3</sup> |  |  |
| A30 | RSVD <sup>1</sup> | B30 | RSVD <sup>1</sup> | A30         | RSVD <sup>1</sup>     | B30 | PCIE1_CK_REF- 3            |  |  |
| A32 | RSVD <sup>1</sup> | B32 | SPKR              | A32         | IPMB_CLK <sup>3</sup> | B32 | SPKR                       |  |  |



| CON | /I Rev 3.0        |     |                     | CON | COM Rev 3.1           |     |                       |  |  |
|-----|-------------------|-----|---------------------|-----|-----------------------|-----|-----------------------|--|--|
| Pin | Row A             | Pin | Row B               | Pin | Row A                 | Pin | Row B                 |  |  |
| A33 | RSVD <sup>1</sup> | B33 | I2C_CK              | A33 | IPMB_DAT <sup>3</sup> | B33 | I2C_CK                |  |  |
| A48 | RSVD <sup>1</sup> | B48 | USB0_HOST_PRSNT 1   | A48 | RSMRST_OUT#           | B48 | USB0_HOST_PRSNT 1     |  |  |
|     | 1                 |     | 1                   |     | 1                     |     |                       |  |  |
| Pin | Row C             | Pin | Row D               | Pin | Row C                 | Pin | Row D                 |  |  |
| C15 | 10G_PHY_MDC_SCL3  | D15 | 10G_PHY_MDIO_SDA3 1 | C15 | RSVD10G <sup>3</sup>  | D15 | RSVD10G <sup>3</sup>  |  |  |
| C16 | 10G_PHY_MDC_SCL2  | D16 | 10G_PHY_MDIO_SDA2 1 | C16 | RSVD10G <sup>3</sup>  | D16 | RSVD10G <sup>3</sup>  |  |  |
| C24 | 10G_INT2          | D24 | 10G_INT3            | C24 | RSVD10G <sup>3</sup>  | D24 | RSVD10G <sup>3</sup>  |  |  |
| C32 | 10G_SFP_SDA3      | D32 | 10G_SFP_SCL3 1      | C32 | RSVD10G <sup>3</sup>  | D32 | RSVD10G <sup>3</sup>  |  |  |
| C33 | 10G_SFP_SDA2      | D33 | 10G_SFP_SCL2 1      | C33 | RSVD10G <sup>3</sup>  | D33 | RSVD10G <sup>3</sup>  |  |  |
| C34 | 10G_PHY_RST_23    | D34 | 10G_PHY_CAP_23 1    | C34 | RSVD10G <sup>3</sup>  | D34 | RSVD10G <sup>3</sup>  |  |  |
| C35 | 10G_PHY_RST_01    | D35 | 10G_PHY_CAP_01      | C35 | CEI_RST# <sup>3</sup> | D35 | CEI_PRSNT# 3          |  |  |
| C36 | 10G_LED_SDA       | D36 | RSVD <sup>1</sup>   | C36 | RSVD10G <sup>3</sup>  | D36 | RSVD <sup>1</sup>     |  |  |
| C37 | 10G_LED_SCL       | D37 | RSVD <sup>1</sup>   | C37 | RSVD10G <sup>3</sup>  | D37 | RSVD <sup>1</sup>     |  |  |
| C38 | 10G_SFP_SDA1      | D38 | 10G_SFP_SCL1        | C38 | RSVD10G <sup>3</sup>  | D38 | RSVD10G <sup>3</sup>  |  |  |
| C39 | 10G_SFP_SDA0      | D39 | 10G_SFP_SCL0        | C39 | CEI_SDA <sup>3</sup>  | D39 | CEI_SCL <sup>3</sup>  |  |  |
| C45 | 10G_PHY_MDC_SCL1  | D45 | 10G_PHY_MDIO_SDA1   | C45 | RSVD10G <sup>3</sup>  | D45 | RSVD10G <sup>3</sup>  |  |  |
| C46 | 10G_PHY_MDC_SCL0  | D46 | 10G_PHY_MDIO_SDA0   | C46 | CEI_MDC <sup>3</sup>  | D46 | CEI_MDIO <sup>3</sup> |  |  |
| C47 | 10G_INT0          | D47 | 10G_INT1            | C47 | CEI_INT# <sup>3</sup> | D47 | ETH_PHY_INT# 3        |  |  |
| C63 | RSVD              | D63 | RSVD                | C63 | GND <sup>3</sup>      | D63 | GND <sup>3</sup>      |  |  |
| C64 | RSVD              | D64 | RSVD                | C64 | GND <sup>3</sup>      | D64 | GND <sup>3</sup>      |  |  |
| C77 | RSVD              | D77 | RSVD                | C77 | GND <sup>3</sup>      | D77 | GND <sup>3</sup>      |  |  |
| C83 | RSVD              | D83 | RSVD                | C83 | GND <sup>3</sup>      | D83 | GND <sup>3</sup>      |  |  |
| C97 | RSVD              | D97 | RSVD                | C97 | GND <sup>3</sup>      | D97 | GND <sup>3</sup>      |  |  |



- <sup>1.</sup> Not connected
- <sup>2.</sup> Not supported
- <sup>3.</sup> BOM option (COM 3.1 Specificaiton)

| Gigabit<br>Ethernet                                  | Pin #                                           | Description                                                                                                                                                                                                  |                                                                                                                    |                         |                                                                                                                               | I/O           | PU/PD  | Comment                      |
|------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------|--------|------------------------------|
| GBE0_MDI0+<br>GBE0_MDI0-<br>GBE0_MDI1+<br>GBE0_MDI1- | A13<br>A12<br>A10<br>A9<br>A7<br>A6<br>A3<br>A2 | Gigabit Ethernet Controller 0: Media Dependent Interface Differential Pairs 0, 1, 2, 3. The MDI can operate in 1000, 100, and 10 Mbps modes. Some pairs are unused in some modes according to the following: |                                                                                                                    |                         |                                                                                                                               |               |        |                              |
| GBE0_MDI2+<br>GBE0_MDI2-<br>GBE0_MDI3+<br>GBE0_MDI3- |                                                 |                                                                                                                                                                                                              | 1000BASE-T<br>2.5GBASE-T<br>5.0GBASE-T<br>10GBASE-T                                                                | 100BASE-TX              | 10BASE-T                                                                                                                      |               |        |                              |
|                                                      |                                                 | MDI[0]+/-                                                                                                                                                                                                    | B1_DA+/-                                                                                                           | TX+/-                   | TX+/-                                                                                                                         |               |        |                              |
|                                                      |                                                 | MDI[1]+/-                                                                                                                                                                                                    | B1_DB+/-                                                                                                           | RX+/-                   | RX+/-                                                                                                                         |               |        |                              |
|                                                      |                                                 | MDI[2]+/-                                                                                                                                                                                                    | B1_DC+/-                                                                                                           |                         |                                                                                                                               |               |        |                              |
|                                                      |                                                 | MDI[3]+/-                                                                                                                                                                                                    | B1_DD+/-                                                                                                           |                         |                                                                                                                               |               |        |                              |
| GBE0_ACT#                                            | B2                                              | Gigabit Ethernet (                                                                                                                                                                                           | Controller 0 activity indica                                                                                       | ator, active low.       | · · · ·                                                                                                                       | OD 3.3VSB     | PU 10K |                              |
| GBE0_LINK#                                           | A8                                              | Gigabit Ethernet (                                                                                                                                                                                           | Controller 0 link indicator                                                                                        | , active low.           |                                                                                                                               | OD 3.3VSB     | PU 10K |                              |
| GBE0_LINK_<br>MID#                                   | A4                                              | If active, the link is controller.                                                                                                                                                                           | established but at a spe                                                                                           | ed lower than the maxir | BE0_LINK100# in COM Express Rev. 3.0).<br>num speed supported by the Ethernet<br>ght not be active for all possible lower lin |               | PU 10K | BOM option<br>(COM Rev. 3.1) |
| GBE0_LINK_<br>MAX#                                   | A5                                              |                                                                                                                                                                                                              | Controller MAX Speed Lin<br>s established at the maxir                                                             |                         | GBE0_LINK1000# in COM Express Rev 3.0<br>ed by the controller                                                                 | ). OD 3.3VSB  | PU 10K | BOM option<br>(COM Rev. 3.1) |
| GBE0_CTREF                                           | A14                                             | determined by the reference voltage                                                                                                                                                                          | for carrier board Etherne<br>e requirements of the mo<br>output shall be current li<br>rent shall be limited to 2. | REF                     |                                                                                                                               | Not connected |        |                              |
| GBE0_SDP                                             | A49                                             | Gigabit Ethernet (<br>signal.                                                                                                                                                                                | Controller 0 Software-De                                                                                           | inable Pin. Can also be | used for IEEE1588 support such as a 1 pps                                                                                     | 5 I/O         |        |                              |

## Table 37 NBASE-T (Gigabit) Ethernet Signal Descriptions

#### Table 38NC-SI Signal Descriptions

| Signal                 | Pin #      | Description                                                                                                                                | I/O           | PU/PD            | Comment                   |
|------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------|---------------------------|
| NCSI_CLK_IN            | B91        | NC-SI Clock reference for receive, transmit, and control interface.                                                                        | I 3.3 VSB     | PD 10K           |                           |
| NCSI_RXD0<br>NCSI_RXD1 | B93<br>B92 | NC-SI Receive Data (from NC to BMC)                                                                                                        | O 3.3 VSB     |                  |                           |
| NCSI_TXD0<br>NCSI_TXD1 | B96<br>B95 | NC-SI Transmit Data (from BMC to NC).                                                                                                      | I 3.3VSB      | PD 10K           |                           |
| NCSI_CRS_DV            | B94        | NC-SI Carrier Sense/Receive Data Valid to MC, indicating that the transmitted data from NC to BMC is valid.                                | O 3.3VSB      |                  |                           |
| NCSI_TX_EN             | A84        | NC-SI Transmit enable.                                                                                                                     | 3.3VSB        | PD 10K           |                           |
| NCSI_RX_ER             | B89        | NC-SI Receive error.                                                                                                                       | O 3.3VSB      |                  |                           |
| NCSI_ARB_IN            | B98        | NC-SI hardware arbitration input.                                                                                                          | I 3.3VSB      | PD 10K           |                           |
| NCSI_ARB_OUT           | B99        | NC-SI hardware arbitration output.                                                                                                         | O 3.3VSB      | PU 10K<br>3.3VSB |                           |
| IPMB_CLK               | A32        | Clock I/O line for the multi-master IPMB port. If the IPMB interface is used, an additional lower value pull-up is located on the carrier. | I/O OD 3.3VSB | PU 47K           | BOM option (COM Rev. 3.1) |
| IPMB_DAT               | A33        | Data I/O line for the multi-master IPMB port. If the IPMB interface is used, an additional lower value pull-up is located on the carrier.  | I/O OD 3.3VSB | PU 47K           | BOM option (COM Rev. 3.1) |

## Table 3910 Gigabit Ethernet Signal Descriptions (COM Rev. 3.1)

| Signal                     | Pin #      | Description                                            | I/O  | PU/PD | Comment |
|----------------------------|------------|--------------------------------------------------------|------|-------|---------|
| 10G_KR_TX0+<br>10G_KR_TX0- | D49<br>D50 | 10GBASE-KR ports, transmit output differential pairs 0 | O KR |       |         |
| 10G_KR_RX0+<br>10G_KR_RX0- | C49<br>C50 | 10GBASE-KR ports, receive input differential pairs 0   | I KR |       |         |
| 10G_KR_TX1+<br>10G_KR_TX1- | D42<br>D43 | 10GBASE-KR ports, transmit output differential pairs 1 | O KR |       |         |
| 10G_KR_RX1+<br>10G_KR_RX1- | C42<br>C43 | 10GBASE-KR ports, receive input differential pairs 1   | I KR |       |         |
| 10G_KR_TX2+<br>10G_KR_TX2- | D29<br>D30 | 10GBASE-KR ports, transmit output differential pairs 2 | O KR |       |         |
| 10G_KR_RX2+<br>10G_KR_RX2- | C29<br>C30 | 10GBASE-KR ports, receive input differential pairs 2   | I KR |       |         |
| 10G_KR_TX3+<br>10G_KR_TX3- | D26<br>D27 | 10GBASE-KR ports, transmit output differential pairs 3 | O KR |       |         |

| 10G_KR_RX3+<br>10G_KR_RX3- | C26<br>C27               | 10GBASE-KR ports, receive input differential pairs 3                                    | I KR             |                  |                                    |
|----------------------------|--------------------------|-----------------------------------------------------------------------------------------|------------------|------------------|------------------------------------|
| CEI_MDIO <sup>1</sup>      | D46                      | MDIO data for PHY setup.                                                                | I/O 3.3VSB       | PU 1K<br>3.3VSB  | 10G_PHY_MDIO_SDA0 for COM Rev. 3.0 |
| CEI_MDC <sup>1</sup>       | C46                      | MDIO clock for PHY setup                                                                | O 3.3VSB         | PU 1K<br>3.3VSB  | 10G_PHY_MDC_SCL0 for COM Rev. 3.0  |
| CEI_SDA <sup>1</sup>       | C39                      | I2C data for SFP setup, serialized status, LEDs and miscellaneous serialized signals    | I/O OD<br>3.3VSB | PU 10K<br>3.3VSB | 10G_SFP_SDA0 for COM Rev. 3.0      |
| CEI_SCL <sup>1</sup>       | D39                      | I2C clock for CEI I2C port                                                              | I/O OD<br>3.3VSB | PU 10K<br>3.3VSB | 10G_SFP_SCL0 for COM Rev. 3.0      |
| CEI_INT# <sup>1</sup>      | C47                      | Active low interrupt input to Module from carrier based I2C I/O expander                | I 3.3VSB         | PU 10K<br>3.3VSB | 10G_INT0 for COM Rev. 3.0          |
| ETH_PHY_INT# <sup>1</sup>  | D47                      | Second active low interrupt input to module from carrier based I2C I/O expander         | I 3.3VSB         | PU 1K<br>3.3VSB  | 10G_INT1 for COM Rev. 3.0          |
| CEI_RST# <sup>1</sup>      | C35                      | Active low reset output from Module to<br>Carrier based I/O expander                    | O 3.3VSB         | PD 10K           | 10G_PHY_RST_01 for COM Rev. 3.0    |
| CEI_PRSNT# 1               | D35                      | Input signal from Carrier indicating presence of CEI compliant hardware on the carrier  | I 3.3VSB         | PU 10K<br>3.3VSB | 10G_PHY_CAP_01 for COM Rev. 3.0    |
| 10G_SDP[0:3]               | C40<br>D40<br>C17<br>D17 | Software-Definable Pins, can also be used<br>for IEEE1588 support such as a 1pps signal | I/O 3.3V         |                  | 10G_SDP[0:3]                       |

## • Note

<sup>1.</sup> For CEI support, you need a customized conga-B7XI (BOM option)

# 9 System Resources

TBD

# **10** Additional BIOS Information

The BIOS setup description of the conga-B7XI can be viewed without having access to the module. However, access to the restricted area of the congatec website is required in order to download the necessary tool (CgMIfViewer) and Menu Layout File (MLF).

The MLF contains the BIOS setup description of a particular BIOS revision. The MLF can be viewed with the CgMIfViewer tool. This tool offers a search function to quickly check for supported BIOS features. It also shows where each feature can be found in the BIOS setup menu.

For more information, read the application note "AN42 - BIOS Setup Description" available at www.congatec.com.

# Note

If you do not have access to the restricted area of the congatec website, contact your local congatec sales representative.

# 10.1 BIOS Versions

The BIOS displays the BIOS project name and the revision code during POST, and on the main setup screen. The initial production BIOS for conga-B7XI is identified as DICLR1xx, where:

- R is the identifier for a BIOS binary file,
- 1 is the so called feature number and
- xx is the major and minor revision number.

The conga-B7XI BIOS binary size is 64 MB.

# 10.2 Updating the BIOS

BIOS updates are recommended to correct platform issues or enhance the feature set of the module. The conga-B7XI features a congatec/ AMI AptioEFI firmware on an onboard flash ROM chip. You can update the firmware with the congatec System Utility. The utility has five versions— UEFI shell, DOS based command line<sup>1</sup>, Win32 command line, Win32 GUI, and Linux version.

For more information about "Updating the BIOS" refer to the user's guide for the congatec System Utility "CGUTLm1x.pdf" on the congatec website at www.congatec.com.

# Note

<sup>1.</sup> Deprecated.



The DOS command line tool is not officially supported by congatec and therefore not recommended for critical tasks such as firmware updates. We recommend to use only the UEFI shell for critical updates.

# 10.2.1 Updating from External Flash

For instructions on how to update the BIOS from external flash, refer to the AN7\_External\_BIOS\_Update.pdf application note on the congatec website at http://www.congatec.com.

# 10.3 Supported Flash Devices

The conga-B7XI supports the following flash devices:

- Winbond W25Q512JVEIQ (64 MB)
- Micron MTQL512ABB1EW9-0SIT (64 MB)

The flash devices listed above can be used on the carrier board to support external BIOS. For more information about external BIOS support, refer to the Application Note AN7\_External\_BIOS\_Update.pdf on the congatec website at http://www.congatec.com.